# The Memory and Microprocessor Data Book for Design Engineers **European Edition** #### IMPORTANT NOTICES Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible. TI cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement. Information contained herein supercedes previously published data on these devices from ${\sf TI}$ . Copyright © 1976 Texas Instruments ISBN 0-904047-15-6 Printed and bound in Great Britain by Morrison & Gibb Ltd, London and Edinburgh #### INTRODUCTION This book contains detailed specifications for semiconductor memory integrated circuits manufactured and supplied worldwide by Texas Instruments. A continuous upgrading of process and design technology has resulted in a wide spectrum of memory products with information retrieval times from a few nanoseconds to a few microseconds. They cover the basic memory functions of serial storage, random-access mass storage, permanent read-only storage and programmable read-only storage of binary information. These LSI high-technology products include: - 42 MOS Memory products to provide system economy and large storage capacity from: - 11 state-of-the-art high-density single transistor cell 4096-bit RAM's designed specifically for mass storage systems - 12 economical industry-standard 1024-bit static RAM's for simplified application in small or medium size systems - 12 different shift registers featuring highly efficient organizations for implementing serial and recirculating memories in data communications and display systems - 49 TTL high-performance memories, 44 with Schottky clamping, including: - 256-bit RAM's featuring modified 1<sup>2</sup> L cell design and single-level metalization to enhance reliability - PROM's featuring Titanium-Tungsten fuse links for fast and reliable programming - New high density 20-pin 2048-bit and 4096-bit PROM's for reduced board area and system cost - 7 ECL ultra-high performance memories including: - 5 RAM's with access times from 10 ns to 15 ns typically - 1 256-bit PROM using Titanium-Tungsten fuse links with a typical access time of 15 ns Also included are product descriptions of 11 microprocessor products from Texas Instruments, 9 manufactured with MOS technology, one in Schottky TTL, and the other with Integrated Injection Logic (I<sup>2</sup>L), a revolutionary new semiconductor technology. These new microprocessor products are directly compatible with most of the semiconductor memory products included in this book. An eight-page glossary defines symbols and terms used with memory integrated circuits in accordance with current deliberations by the EIA/JEDEC (Electronic Industries Association) and IEC (International Electrotechnical Commission). Ordering instructions and mechanical data for the package types available are given at the end of the section for each technology (MOS, TTL, and ECL). The 38510/MACH IV Procurement Specification is included in its entirety and has been updated to include provisions for memory circuits and for the CMOS technology. A current listing of JAN MIL-M-38510 integrated circuits provides cross-reference from circuit type number to 38510 slash sheet and from 38510 slash sheet to circuit type number. Also covered are the 4096-bit RAMs processed to level III of the MACH IV specification. # **General Information** #### TABLE OF CONTENTS | | Page | |----------------------------------------------------------------------------------------------------------------|------| | Alphanumeric Index | 10 | | Selection Guides | 11 | | Glossary | 15 | | Interchangeability Guide | 23 | | MOS Random-Access Memories | | | TMS 4030, TMS 4030-1, TMS 4030-2 4096-Bit (4096 X 1) Dynamic RAMs | 35 | | TMS 4033 1024-Bit (1024 X 1) Static RAM | 43 | | TMS 4034 1024-Bit (1024 X 1) Static RAM | 43 | | TMS 4035 1024-Bit (1024 X 1) Static RAM | 43 | | TMS 4036, TMS 4036-1, TMS 4036-2 512-Bit (64 X 8) Static RAMs | 47 | | TMS 4039, TMS 4039-1, TMS 4039-2 1024-Bit (256 X 4) Static RAMs | 51 | | TMS 4042, TMS 4042-1, TMS 4042-2 1024-Bit (256 X 4) Static RAMs | 55 | | TMS 4043, TMS 4043-1, TMS 4043-2 1024-Bit (256 X 4) Static RAMs | 59 | | TMS 4050, TMS 4050-1, TMS 4050-2 4096-Bit (4096 X 1) Dynamic RAMs | 63 | | TMS 4051, TMS 4051-1 4096-Bit (4096 X 1) Dynamic RAMs | 71 | | TMS 4060, TMS 4060-1, TMS 4060-2 4096-Bit (4096 X 1) Dynamic RAMs | 79 | | Extended Temperature Range and Hi-Rel 4096-Bit RAMs | 88 | | MOS Read-Only Memories | | | · | 92 | | TMS 2501 64 X 5 X 7 Static USASCII Character Generator TMS 4103 64 X 5 X 7 Static USASCII Character Generator | 93 | | | 94 | | TMS 4700 8192-Bit (1024 X 8) ROM | 99 | | TMS 4800 16384-Bit (2048 X 8 or 4096 X 4) ROM | 99 | | MOS Shift Registers | | | TMS 3112 Hex 32-Bit Static Shift Register | 105 | | TMS 3113 Dual 133-Bit Static Shift Register | 109 | | TMS 3114 Dual 128-Bit Static Shift Register | 109 | | TMS 3120 Quadruple 80-Bit Static Shift Register | 112 | | TMS 3121 Quadruple 64-Bit Static Shift Register | 112 | | TMS 3128 Dual 128-Bit Static Shift Register | 115 | | TMS 3129 Dual 132-Bit Static Shift Register | 115 | | TMS 3130 Dual 133-Bit Static Shift Register | 115 | | TMS 3132 Dual 144-Bit Static Shift Register | 115 | | TMS 3409 Quadruple 8-Bit Dynamic Shift Register | 118 | | TMS 3417 Quadruple 64-Bit Dynamic Shift Register | 118 | | Other MOS Circuits | | | TMS 6011 Asynchronous Data Interface (UART) | 121 | | Power Supplies, Interfaces, and Input/Output Circuits for MOS Memories | 128 | | MOS Ordering Instructions and Mechanical Data | 132 | | TTL Random-Access Read/Write Memories | | | SN54S189, SN74S189 64-bit (16 x 4) RAMs with 3-State Outputs | 154 | | SN54S201, SN74S201 256-bit (256 x 1) RAMs with 3-State Outputs | 154 | | SN54S207, SN74S207 1024-bit (256 x 4) RAMs with 3-State Outputs | 154 | | SN54S208, SN74S208 1024-bit (256 x 4) RAMs with 3-State Outputs | 154 | | SN54L214, SN74L214 1024-bit (1024 x 1) with 3-State Outputs | 154 | | SN54S289, SN74S289 64-bit (16 X 4) RAMs with Open-Collector Outputs | 154 | | SN54S301, SN74S301 256-bit (256 x 1) with Open-Collector Outputs | 154 | | SN54LS314, SN74LS314 1024-bit (1024 x 1) with Open-Collector Outputs | 154 | | SN7489 64-bit (16 x 4) RAM with Open-Collector Outputs | 160 | | TTL Programmable Read-Only Memories | | | SN54186, SN74186 512-Bit (64 X 8) PROMs with Open-Collector Outputs | 175 | | SN54188A, SN74188A 256-Bit (32 X 8) PROMs with Open-Collector Outputs | 175 | | SN54S188, SN74S188 256-Bit (32 X 8) PROMs with Open-Collector Outputs | 175 | | 2.10 10 10 3, 5.17 10 100 200 Bit 102 / O, 110 110 With Open Contactor Catagoria | .,, | #### TABLE OF CONTENTS | | | Page | |------------------------------|-------------------------------------------------------|------| | SN54S287, SN74S287 | 1024-Bit (256 X 4) PROMs with 3-State Outputs | 17 | | SN54S288, SN74S288 | 256-Bit (32 X 8) PROMs with 3-State Outputs | 17 | | SN54S387, SN74S387 | 1024-Bit (256 X 4) PROMs with Open-Collector Outputs | 17 | | SN54S470, SN74S470 | 2048-Bit (256 X 8) PROMs with Open-Collector Outputs | | | SN54S471, SN74S471 | | 179 | | SN54S472, SN74S472 | | 17 | | SN54S473, SN74S473 | | 175 | | TTL Read-Only Memories | | | | SN5488A, SN7488A | 256-Bit (32 X 8) ROMs with Open-Collector Outputs | 18: | | SN54187, SN74187 | 1024-Bit (256 X 4) ROMs with Open-Collector Outputs | 18: | | SN74S262N | Row Output Character Generator | | | SN54S270, SN74S270 | | 183 | | SN54S271, SN74S271 | | | | SN54S370, SN74S370 | 2048-Bit (512 X 4) ROMs with 3-State Outputs | 183 | | SN54S371, SN74S371 | 2048-Bit (256 X 8) ROMs with 3-State Outputs | 183 | | TTL Ordering Instructions ar | | 183 | | ECL Memories | | | | | 2 X 8) Programmable Read-Only Memory | 201 | | | X 1) Random-Access Memory | 206 | | SN10142 64-Bit (64 | X 1) Random-Access Memory | 200 | | SN10148 64-Bit (64 | X 1) Random-Access Memory | 206 | | SN10144 256-Bit (25 | 56 X 1) Random-Access Memory | 209 | | SN10145 64-Bit (16 | X 4) Random-Access Memory | 212 | | SN10147 128-Bit (12 | 28 X 1) Random-Access Memory | 215 | | ECL Ordering Instructions ar | | | | Microprocessors and Microco | | 220 | | SBP0400 | • | | | TMS1000 | 12L 4-bit parallel Binary Processor Element | 223 | | TMS1000 | MOS/LSI One-Chip Microcomputer | 232 | | TMS1070 | MOS/LSI One Chip Microcomputer | 232 | | TMS1100 | Microcomputer System Evaluator | 232 | | | MOS/LSI One-Chip Microcomputer | 232 | | TMS1 200 | MOS/LSI One-Chip Microcomputer | 232 | | TMS1270 | MOS/LSI One-Chip Microcomputer | 232 | | TMS1300 | MOS/LSI One-Chip Microcomputer | 232 | | TMS8080 | MOS/LSI 8-bit Microprocessor | 272 | | TMS9900 | MOS/LSI 16-bit Microprocessor | 287 | | Microprocessor Support Circ | | | | SN54259, SN74259 | 8-bit Addressable Latch | 330 | | SN54S330, SN74S330 | 12 I/P, 6 O/P FPLA with 3-State Outputs | 332 | | SN54S331, SN74S331 | 12 I/P, 6 O/P FPLA with Passive-Pullup Outputs | 332 | | SN54S373, SN74S373 | Octal D-type Transparent Latches | 336 | | SN54S374, SN74S374 | Octal Edge-triggered D-type Flip Flops | 336 | | SN54S412, SN74S412 | Multi-mode buffered latches | 340 | | SN54S482, SN74S482 | 4-bit Slice Expandable Controller Element | 345 | | TMS 1976 | Keyboard to MOS Interface | 357 | | TMS5501 | MOS Multifunction Input/Output Controller for TMS8080 | 358 | | T1990 | Prototyping System for TMS9900 | 373 | | LL221 | Development System for TMS1000 Series | 375 | | ROMSYM | Read-Only-Memory Simulation System | 379 | | 38510/MACH IV Procurement | nt Specification | 383 | | JAN MIL-M-38510 Integrated | d Circuits | 389 | | | Page | | Page | Pag | |-----------|-------|-----------|------|--------------| | SBP0400 | . 223 | SN74180 | 175 | TMS 3112 10 | | SN10139 | . 201 | SN74187 | 183 | TMS 3113 10 | | SN10140 | . 206 | SN74188A | 175 | TMS 3114 10 | | SN10142 | . 206 | SN74259 | 330 | TMS 3120 | | SN10144 | 209 | SN74S188 | 175 | TMS 3121 | | SN10145 | . 212 | SN74S189 | 154 | TMS 3128 | | SN10147 | . 215 | SN74S201 | 154 | TMS 3129 | | SN10148 | . 206 | SN74S207 | 170 | TMS 3130 | | SN5488A | . 183 | SN74S208 | 170 | TMS 3132 | | SN54186 | . 175 | SN74S214 | 164 | TMS 3409 | | SN54187 | . 183 | SN74LS214 | 167 | TMS 3417 | | SN54188A | . 175 | SN74S262N | 191 | TMS 4030* | | SN54259 | . 330 | SN74S270 | 183 | TMS 4030-1 | | SN54S188 | . 175 | SN74S271 | 183 | TMS 4030-2 | | SN54S189 | . 154 | SN74S287 | 175 | TMS 4033 4 | | SN54S201 | 154 | SN74S288 | 175 | TMS 4034 4 | | SN54S207 | . 170 | SN74S289 | 154 | TMS 4035 4 | | | . 170 | SN74S301 | 154 | TMS 4036 4 | | SN54S214 | . 164 | SN74S314 | 164 | TMS 4036-1 4 | | | . 167 | SN74LS314 | 167 | TMS 4036-2 4 | | SN54S240 | 150 | SN74S330 | 332 | TMS 4039 5 | | SN54S270 | . 183 | SN74S331 | 332 | TMS 4039-1 5 | | SN54S271 | | SN74S370 | 183 | TMS 4039-2 5 | | SN54S287 | . 175 | SN74S371 | 183 | TMS 4042 5 | | SN54S288 | | SN74S373 | 336 | TMS 4042-1 5 | | SN54S289 | . 154 | SN74S374 | 336 | TMS 4042-2 5 | | SN54S301 | . 154 | SN74S387 | 175 | TMS 4043 5 | | SN54S314 | | SN74S412 | 340 | TMS 4043-1 5 | | SN54LS314 | . 167 | SN74S470 | 175 | TMS 4043-2 5 | | SN54S330 | | SN74S471 | 175 | TMS 4050 6 | | SN54S331 | . 332 | SN74S472 | 175 | TMS 4050-1 6 | | SN54S370 | | SN74S473 | 175 | TMS 4050-2 6 | | SN54S371 | . 183 | SN74S482 | 345 | TMS 4051 | | SN54S373 | . 336 | SN75322 | 142 | TMS 4051-1 | | | | SN75363 | 146 | TMS 4060* | | | | TMS 1000 | 231 | TMS 4060-1 | | SN54S387 | | | 231 | TMS 4060-2 | | | . 340 | | | TMS 4103 | | | . 175 | TMS 1099 | 231 | TMS 4700 | | SN54S471 | . 175 | | 231 | 7110 1000 | | SN54S472 | . 175 | TMS 1200 | 231 | | | SN54S473 | | TMS 1270 | 231 | TMS 5501 | | SN54S482 | . 345 | TMS 1300 | 231 | TMS 6011 | | SN7488A | . 183 | TMS 1976 | 351 | TMS 8080 | | SN7489 | . 160 | TMS 2501 | 92 | TMS 9900 28 | <sup>\*</sup>Extended Temperature Range and Hi-Rel (SMC) versions start on page 88. #### STOP PRESS | TMS 2000 | | | | 270 | |----------|--|--|--|-----| | TMS 4070 | | | | 87 | | TMS 4732 | | | | 98 | | WORDS | BITS PER WORD | | | | | |-------|-------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--| | WUHUS | 1 | 2 | 4 | 8 | | | 16 | <b>16</b> | a | RAMs<br>SN10145<br>SN54S189/SN74S189<br>SN54S289/SN74S289<br>SN7489 | | | | 32 | . # <sup>1</sup> | 64 | , i | ROM;<br>SN5488A/SN7488A<br>PROMS<br>SN54188A/SN74188A<br>SN54S188/SN74S188<br>SN54S288/SN74S288 | | | 64 | RAMs<br>SN10140<br>SN10142<br>SN10148 | | 6 | RAM₃<br>TMS 4036<br>PROM₃<br>SN54186/SN74186 | | | 128 | RAMs<br>SN10147 | ž | | 3 | | | 256 | RAM5<br>SN101 <b>44</b><br>SN54S201/ <b>SN7</b> 4S201<br>SN5 <b>4S30</b> 1/SN74S301 | 6 | RAM5<br>TMS 4039, TMS 4042, <b>TMS</b> 4043<br>ROM5<br>SN541 <b>87/S</b> N74187<br><b>PROM5</b><br>SN54S287/SN74S287<br>SN54S287/SN74S287 | ROMs<br>SN54S271/SN74 <b>S271</b><br>SN54S371/S <b>N74S</b> 371<br><b>PROMs</b><br>SN54S470/SN74S470<br><b>SN5</b> 4S471/SN74S471 | | | 512 | · | 10 | <u>ROMs</u><br>SN54S2 <b>70/SN</b> 74S270<br>SN5 <b>4S370</b> /SN74S370 | PROME -<br>SN74S472<br>SN74S473 | | | 1024 | RAM:<br>TMS4033/TMS4034/TMS4035<br>SN54S214/SN <b>54S</b> 314<br>SN54S207/ <b>SN</b> 54S208<br>SN54 L <b>621</b> 4/SN54 LS314 | 20<br> | | ROM3<br>TMS 4700 | | | 2048 | , et | 80 | <sup>8</sup> 4 <sub>83</sub> | BOME<br>TMS 4800 | | | 4096 | RAMs<br>TMS 4030<br>TMS 4050<br>TMS 4051<br>TMS 4060 | | RQMs<br>TMS 4800 | 32168 | | #### INTRODUCTION This glossary consists of three parts: (1) general concepts and types of memories, (2) operating conditions and characteristics (including letter symbols), and (3) graphic symbols and logic conventions. The terms, symbols, abbreviations, and definitions used with memory integrated circuits have not, as yet, been standardized. All are currently under consideration by the EIA/JEDEC (Electronic Industries Association) and the IEC (International Electrotechnical Commission). The following are as consistent with the past and future works of these organizations as is possible to anticipate at this time. #### PART I-GENERAL CONCEPTS AND TYPES OF MEMORIES #### Chip-Enable Input A control input to an integrated circuit that, depending on the logic level applied to it, will either permit or prevent operation of the device for input, internal transfer, manipulation, refreshing, and output of data. - NOTES: 1. Retention of data by a static memory is not affected by the logic level of the chip-enable input. - 2. See "Chip-Select Input." #### Chip-Select Input, Output-Enable Input A control input to an integrated circuit that, depending on the logic level applied to it, will either permit or prevent the output of data from the device. - NOTES: 1. A chip-select input usually differs from a chip-enable input in that the chip-select input does not necessarily prevent input and internal manipulation of data when it disables the output, while the chip-enable input has that broader function. - 2. When disabled by a chip-enable or chip-select signal, the outputs will assume a low level, a high level, or a floating (high-impedance) state, depending on the design of the particular circuit. #### Dynamic (Read/Write) Memory A read/write memory in which the cells require the repetitive application of control signals in order to retain the data stored - NOTES: 1. The words "read/write" may be omitted from the term when no misunderstanding will result. - 2. Such repetitive application of the control signals is normally called a refresh operation. - 3. A dynamic memory may use static addressing or sensing circuits. - 4. This definition applies whether the control signals are generated inside or outside the integrated circuit. #### First-In, First-Out (FIFO) Memory; Digital Storage Buffer A memory from which data bytes or words can be read in the same order, but not necessarily at the same rate, as that of the data entry. #### Last-In, First-Out (LIFO) Memory A memory from which data bytes or words can be read with the order reversed from that of data entry. #### Mask-Programmed Read-Only Memory A read-only memory in which the data content of each cell is determined during manufacture by the use of a mask, the data content thereafter being unalterable. #### Memory Cell The smallest subdivision of a memory into which data has been or can be entered, in which it is or can be stored, and from which it can be retrieved. #### Memory Integrated Circuit An integrated circuit consisting of memory cells and usually including associated circuits such as those for address selection, amplifiers, etc. #### Parallel Access A feature of a memory by which all the bits of a byte or word are entered simultaneously at several inputs or retrieved simultaneously from several outputs. #### Programmable Read-Only Memory (PROM) A read-only memory that after being manufactured can have the data content of each memory cell altered once only. #### Random-Access Memory (RAM) A memory that provides access to any of its address locations in any desired sequence with similar nominal access time for each location. NOTE: Although this term can be used with either read/write or read-only memories, it is often used by itself in referring to a read/write memory. #### Read-Only Memory (ROM) A memory intended to be read only. NOTE: Unless otherwise qualified, the term "read-only memory" implies that the content is unalterable and defined by construction. #### Read/Write Memory A memory in which each cell may be selected by applying appropriate electronic input signals and the stored data may be either (a) sensed at appropriate output terminals, or (b) changed in response to other similar electronic input signals. #### Reprogrammable Read-Only Memory A read-only memory that after being manufactured can have the data content of each memory cell altered more than once. #### Serial Access A feature of a memory by which all the bits of a byte or word are entered sequentially at a single input or retrieved sequentially from a single output. #### Static (Read/Write) Memory A read/write memory in which the data is retained in the absence of control signals. NOTES: 1. The words "read/write" may be omitted from the term when no misunderstanding will result. 2. A static memory may use dynamic addressing or sensing circuits. #### Volatile Memory A memory the data content of which is lost when power is removed. #### PART II-OPERATING CONDITIONS AND CHARACTERISTICS (INCLUDING LETTER SYMBOLS) The symbols for quantities involving time use upper and lower case letters according to the following historically evolved principles: - a. Time itself, is always represented by a lower case t. - Subscripts are lower case when one or more letters represent single words, e.g. d for delay, su for setup, rd for read, wr for write. - c. Multiple subscripts are upper case when each letter stands for a different word, e.g. CS for chip select, PLH for propagation delay from low to high, RMW for read, modify write. #### Access Time The time between the application of a specified input pulse during a read cycle and the availability of valid data signals at an output. #### Example symbology: | ta(ad, LH) | Access time from address, low-to-high-level output | |------------|----------------------------------------------------| | ta(ad,HL) | Access time from address, high-to-low-level output | | ta(CE) | Access time from chip enable | | ta(CC) | Access time from thin select | #### Current #### High-level input current, I1H The current into\* an input when a high-level voltage is applied to that input. #### High-level output current, IOH The current into\* an output with input conditions applied that according to the product specification will establish a high level at the output. #### Low-level input current, IIL The current into\* an input when a low-level voltage is applied to that input. #### Low-level output current, IOL The current into\* an output with input conditions applied that according to the product specification will establish a low level at the output. #### Off-state (high-impedance-state) output current (of a three-state output), IOZ The current into\* an output having three-state capability with input conditions applied that according to the product specification will establish the high-impedance state at the output. #### Short-circuit output current, IOS The current into\* an output when the output is short-circuited to ground (or other specified potential) with input conditions applied to establish the output logic level farthest from ground potential (or other specified potential). #### Supply current, ICC, IDD, IEE, IGG, ISS The current into\*, respectively, the VCC, VDD, VEE, VGG, or VSS supply terminal of an integrated circuit. <sup>\*</sup>Current out of a terminal is given as a negative value. #### Cycle Time #### Read cycle time, tc(rd) (see note) The time interval between the start of a read cycle and the start of the next cycle. #### Read, modify write cycle time, t<sub>C</sub>(RMW) (see note) The time interval between the start of a cycle in which the memory is read and new data is entered and the start of the next cycle. #### Write cycle time, tc(wr) (see note) The time interval between the start of a write cycle and the start of the next cycle. NOTE: The read, write, or read, modify write cycle time is the actual interval between two impulses and may be insufficient for the completion of operations within the memory. A minimum value is specified that is the shortest time in which the memory will perform its read and/or write function correctly. #### **Data Valid Time** #### Data valid time with respect to chip select, tDV(CS) The interval following chip deselection during which output data continues to be valid. #### Data valid time with respect to address, tDV(ad) The interval following an initial change of address during which data stored at the initial address continues to be valid at the output. #### **Delay Time** The time between the specified reference points on two waveforms. #### Example symbology: $t_{d(\phi 1-\phi 2)}$ Delay time, clock 1 to clock 2 td(PH-CEH) Delay time, precharge high to chip enable high #### **Hold Time** #### Hold time, th The interval during which a signal is retained at a specified input terminal after an active transition occurs at another specified input terminal. NOTES: 1. The hold time is the actual time between two events and may be insufficient to accomplish the intended result. A minimum value is specified that is the shortest interval for which correct operation of the logic element is quaranteed. The hold time may have a negative value in which case the minimum limit defines the longest interval (between the release of data and the active transition) for which correct operation of the logic element is quaranteed. #### Example symbology: | th(ad) | Address hold time | |--------|-------------------| | th(da) | Data hold time | | th(rd) | Read hold time | | th(wr) | Write hold time | | th(rs) | Reset hold time | #### **Output Enable and Disable Time** #### Output enable time (of a three-state output) to high level, tpzH (or low level, tpzL) The propagation delay time between the specified reference points on the input and output voltage waveforms with the three-state output changing from a high-impedance (off) state to the defined high (or low) level. #### Output enable time (of a three-state output) to high or low level, tpzx The propagation delay time between the specified reference points on the input and output voltage waveforms with the three-state output changing from a high-impedance (off) state to either of the defined active levels (high or low). #### Output disable time (of a three-state output) from high level, tpHZ (or low level, tpLZ) The propagation delay time between the specified reference points on the input and output voltage waveforms with the three-state output changing from the defined high (or low) level to a high-impedance (off) state. #### Output disable time (of a three-state output) from high or low level, tpxz The propagation delay time between the specified reference points on the input and output voltage waveforms with the three-state output changing from either of the defined active levels (high or low) to a high-impedance (off) state. #### **Propagation Time** #### Propagation delay time, tpp The time between the specified reference points on the input and output voltage waveforms with the output changing from one defined level (high or low) to the other defined level. #### Propagation delay time, low-to-high-level output, tplH The time between the specified reference points on the input and output voltage waveforms with the output changing from the defined low level to the defined high level. #### Propagation delay time, high-to-low-level output, tphi The time between the specified reference points on the input and output voltage waveforms with the output changing from the defined high level to the defined low level. #### **Pulse Width** #### Pulse width, t<sub>W</sub> The time interval between specified reference points on the leading and trailing edges of the pulse waveform. #### Example symbology: $\begin{array}{lll} t_{W}(\text{CEH}) & \text{Pulse width, chip enable high} \\ t_{W}(\text{CEL}) & \text{Pulse width, chip enable low} \\ t_{W}(\text{cir}) & \text{Clear pulse width} \\ t_{W}(\text{CS}) & \text{Chip-select pulse width} \\ t_{W}(\phi) & \text{Clock pulse width} \\ t_{W}(\text{rs}) & \text{Reset pulse width} \\ t_{W}(\text{wr}) & \text{Write pulse width} \\ \end{array}$ #### Recovery Time #### Sense recovery time, tSR The time interval needed to switch a memory from a write mode to a read mode and to obtain valid data signals at the output. #### Write recovery time The time interval between the termination of a write pulse and the initiation of a new cycle. #### Refresh Time #### Refresh time, trefresh (see note) The time interval between successive signals that are intended to restore the level in a dynamic memory cell to its original level. NOTE: The refresh time is the actual time between two refresh operations and may be insufficient to protect the stored data. A maximum value is specified that is the longest interval for which correct operation is guaranteed. #### Setup Time #### Setup time, tsu The time interval between the application of a signal that is maintained at a specified input terminal and a consecutive active transition at another specified input terminal. NOTES: 1. The setup time is the actual time between two events and may be insufficient to accomplish the setup. A minimum value is specified that is the shortest interval for which correct operation of the logic element is quaranteed. The setup time may have a negative value in which case the minimum limit defines the longest interval (between the active transition and the application of the other signal) for which correct operation of the logic element is guaranteed. #### Example symbology: | t <sub>su(ad)</sub> | Address setup time | |----------------------|--------------------| | t <sub>su</sub> (da) | Data setup time | | t <sub>su(rd)</sub> | Read setup time | | t <sub>su(wr)</sub> | Write setup time | #### Transition Time #### Transition time, low-to-high-level, tTLH The time between a specified low-level voltage and a specified high-level voltage on a waveform that is changing from the defined low level to the defined high level. #### Transition time, high-to-low-level, tTHL The time between a specified high-level voltage and a specified low-level voltage on a waveform that is changing from the defined high level to the defined low level. #### Voltage #### High-level input voltage, VIH An input voltage within the more positive (less negative) of the two ranges of values used to represent the binary variables. NOTE: A minimum or B-limit value (V<sub>IHB</sub>, V<sub>IH</sub>'B) is specified that is the least positive (most negative) value of high-level input voltage for which operation of the logic element within specification limits is guaranteed. For ECL circuits, a least-negative-limit value (V<sub>IHA</sub>) is also specified. #### High-level output voltage, VOH The voltage at an output terminal with input conditions applied that according to the product specification will establish a high level at the output. #### Input clamp voltage, VIK An input voltage in a region of relatively low differential resistance that serves to limit the input voltage swing. #### Low-level input voltage, VIL An input voltage level within the less positive (more negative) of the two ranges of values used to represent the binary variables. NOTE: A maximum or A-limit value (V<sub>ILA</sub> or V<sub>IL</sub>'<sub>A</sub>) is specified that is the most positive (least negative) value of low-level input voltage for which operation of the logic element within specification limits is guaranteed. For ECL circuits, a most-negative-limit value (V<sub>ILB</sub>) is also specified. #### Low-level output voltage, VOL The voltage at an output terminal with input conditions applied that according to the product specification will establish a low level at the output. #### PART III-GRAPHIC SYMBOLS AND LOGIC CONVENTIONS All graphic symbols shown in this section are standard in the USA (ANSI and IEEE) and internationally (IEC). #### Negation and Polarity Indication, Use of Bars In this book, the logic negation symbol O and the polarity indicator ightharpoonup are used interchangeably to indicate: - a. A control input (e.g. chip select) that is active when it is at its low logic level, - b. A dynamic input (e.g. clock) that is active on its high-to-low transition. - c. A data input that is out of phase with a data output that is not marked with a negation symbol or polarity indicator. - d. A data output that is out of phase with a data input that is not marked with a negation symbol or polarity indicator. NOTE: If both data input and output are marked with a negation symbol or polarity indicator, they are in phase with each other. When used with a memory, the terms "in phase," "out of phase," and "inverted" refer to the relationship between the level at the input when a particular data bit is entered and the level at the output when that same bit is retrieved, not to the input and output levels at a given instant. These three symbols are equivalent and represent a noninverting function: These four symbols are equivalent and represent an inverting function: Examples: $\overline{\text{CS}}$ and $\overline{\overline{\textbf{E}}}$ represent chip-select and enable inputs that select and enable when low and do not select and enable when high. DO represents a data output the signal levels of which are inverted (out of phase) with respect to data input DI. #### **Transistor Graphic Symbols** N-P-N BIPOLAR TRANSISTOR SCHOTTKY-CLAMPED N-P-N BIPOLAR TRANSISTOR P-N-P BIPOLAR TRANSISTOR N-CHANNEL MOS DEPLETION-TYPE FIELD-EFFECT TRANSISTOR P-CHANNEL MOS DEPLETION-TYPE FIELD-EFFECT TRANSISTOR N-CHANNEL MOS ENHANCEMENT TYPE FIELD-EFFECT TRANSISTOR P-CHANNEL MOS ENHANCEMENT-TYPE FIELD-EFFECT TRANSISTOR # Interchangeability Guide Direct replacements were based on similarity of electrical and mechanical characteristics as shown in currently published data. Interchangeability in particular applications is not guaranteed. Before using a device as a substitute, the user should compare the specifications of the substitute device with the specifications of the original. Texas Instruments makes no warranty as to the information furnished and buyer assumes all risk in the use thereof. No liability is assumed for damages resulting from the use of the information contained in this list. # ECL CIRCUITS (alphabetically by manufacturers) #### ECL package cross-reference: | | TI | Fairchild | Motorola | Signetics | |--------------------------------|----|-----------|----------|-----------| | Ceramic dual-in-line | J | D | L | F | | Ceramic and metal dual-in-line | JE | | AL | | #### FAIRCHILD SEMICONDUCTOR | FSC | TI DIRECT | |--------|-------------| | TYPE | REPLACEMENT | | F10405 | SN10147 | | F10410 | SN10144 | #### MOTOROLA | MOTOROLA | TI DIRECT | |----------|-------------| | TYPE | REPLACEMENT | | MMC10140 | SN10140 | | MMC10142 | SN10142 | | MMC10144 | SN10144 | | MMC10145 | SN10145 | | MMC10147 | SN10147 | | MMC10148 | SN10148 | #### SIGNETICS | SIGNETICS | TI DIRECT | |-----------|-------------| | TYPE | REPLACEMENT | | S10139 | SN10139 | | S10140 | SN10140 | | S10144 | SN10144 | | S10145 | SN10145 | | S10148 | SN10148 | | | | #### MOS CIRCUITS #### (alphabetically by manufacturers) #### ADVANCED MICRO DEVICES | AMD | | TI DIRECT | RECOMMENDED | | |----------|---------------|-------------|----------------|---------------| | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | AM 1002 | 2 x 128 SSR | | TMS 3128 | 2 x 128 SSR | | AM 2521 | 2 x 128 SSR | | TMS 3128 | 2 x 128 SSR | | AM 2809 | 2 x 128 SSR | | TMS 3128 | 2 x 128 SSR | | AM 2810 | 2 x 128 SSR | | TMS 3128 | 2 x 128 SSR | | AM 2814 | 2 x 128 SSR | TMS 3114 | TMS 3128 | 2 x 128 SSR | | AM 3114 | 2 x 128 SSR | TMS 3114 | TMS 3128 | 2 x 128 SSR | | AM 9102 | 1 x 1024 SRAM | TMS 4034 | TMS 4051 | 1 x 4096 DRAM | | AM 9102A | 1 x 1024 SRAM | TMS 4033 | TMS 4051 | 1 x 4096 DRAM | #### AMERICAN MICROSYSTEMS INCORPORATED | AMI | | TI DIRECT | RECOMMENDED | | |---------|---------------|-------------|----------------|---------------| | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | S 1463 | 2 x 64 SSR | | TMS 3121 | 4 × 64 SSR | | S 2103 | 1 x 1024 DRAM | | TMS 4030 | 1 x 4096 DRAM | | S 2146 | 1 x 1024 DRAM | | TMS 4030 | 1 x 4096 DRAM | | S 3102 | 1 x 1024 SRAM | TMS 4035 | TMS 4051 | 1 x 4096 DRAM | | S 3102A | 1 x 1024 SRAM | TMS 4033 | TMS 4051 | 1 x 4096 DRAM | | S 3102B | 1 x 1024 SRAM | TMS 4034 | TMS 4051 | 1 x 4096 DRAM | | S 3103 | 1 x 1024 DRAM | | TMS 4050 | 1 x 4096 DRAM | | S 4006 | 1 x 1024 DRAM | | TMS 4050 | 1 x 4096 DRAM | | S 4008 | 1 x 1024 DRAM | | TMS 4050 | 1 x 4096 DRAM | #### **ELECTRONIC ARRAYS** | EA | | TI DIRECT | RECOMMENDED | | |---------|---------------|-------------|----------------|----------------| | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | EA 1008 | 2 x 80 SSR | | TMS 3120 | 4 x 80 SSR | | EA 1009 | 2 x 80 SSR | | TMS 3120 | 4 × 80 SSR | | EA 1213 | 4 x 80 DSR | | TMS 3120 | 4 × 80 SSR | | EA 1214 | 4 x 80 DSR | | TMS 3120 | 4 × 80 SSR | | EA 2102 | 1 x 1024 SRAM | TMS 4035 | TMS 4035 | 1 x 1024 SRAM | | EA 3501 | ASCII GEN | | TMS 2501 | ASCII GEN | | EA 3701 | ASCII GEN | | TMS 4103 | ASCII GEN | | EA 4501 | ASCII GEN | | TMS 2501 | ASCII GEN | | EA 4800 | 8 x 2048 ROM | TMS 4800 | TMS 4800 | ✓ 8 x 2048 ROM | | LA 4800 | 8 X 2048 HOW | 1 W 3 4000 | 1 N/3 4800 | € 4 × 4096 ROM | | EA 4900 | 8 x 2048 ROM | TMS 4800 | TMS 4800 | ∫ 8 x 2048 ROM | | EA 4500 | 0 × 20+8 HOW | 1 WIS 4000 | 1 W 3 4800 | € 4 × 4096 ROM | #### FAIRCHILD SEMICONDUCTOR | FSC | | TI DIRECT | RECOMMENDED | | |--------|---------------|-------------|----------------|---------------| | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | 3325 | 4 x 64 DSR | | TMS 3121 | 4 x 64 DSR | | 3342 | 4 x 64 SSR | TMS 3121 | TMS 3121 | 4 x 64 SSR | | 3343 | 2 x 128 SSR | | TMS 3128 | 2 x 128 SSR | | 3344 | 2 x 132 SSR | | TMS 3129 | 2 x 132 SSR | | 3346 | 2 x 144 SSR | | TMS 3132 | 8 x 144 SSR | | 3347 | 4 x 80 SSR | TMS 3120 | TMS 3120 | 4 x 80 SSR | | 3348/9 | 6 x 32 SSR | TMS 3112/22 | TMS 3112 | 6 x 32 SSR | | 3383 | 1 x 256 DSR | | TMS 3417 | 4 x 64 DSR | | 3524-5 | 1 x 1024 DRAM | | TMS 4050 | 1 x 4096 DRAM | #### GENERAL INSTRUMENT | GI | | TI DIRECT | RECOMMENDED | | |------------|---------------|-------------|----------------|---------------| | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | SL-5-2100 | 2 x 128 SSR | | TMS 3128 | 2 x 128 SSR | | SL-6-2064 | 2 x 64 SSR | | TMS 3121 | 4 x 64 SSR | | SL-9-4080 | 4 x 80 SSR | | TMS 3120 | 4 x 80 SSR | | DL-6-2128 | 2 x 128 DSR | | TMS 3128 | 2 x 128 SSR | | RA -9-1103 | 1 x 1024 DRAM | | TMS 4050 | 1 x 4096 DRAM | | AY-5-1012 | UART | TMS 6011 | TMS 6011 | UART | #### INTEL | INTEL<br>TYPE | DESCRIPTION | TI DIRECT<br>REPLACEMENT | RECOMMENDED<br>FOR NEW DESIGN | DESCRIPTION | |---------------|---------------|--------------------------|-------------------------------|---------------| | 1103 | 1 x 1024 DRAM | TMS 1103 | TMS 4050/4051<br>TMS4060 | 1 × 4096 DRAM | | 1311/12/13 | ASCII GEN | | TMS 2501 | ASCII GEN | | 2101 | 4 x 256 SRAM | TMS 4039 | TMS 4039 | 4 × 256 SRAM | | 2101-1 | 4 x 256 SRAM | TMS 4039-2 | TMS 4039-2 | 4 × 256 SRAM | | 2101-2 | 4 × 256 SRAM | TMS 4039-1 | TMS 4039-1 | 4 × 256 SRAM | | 2102-1 | 1 x 1024 SRAM | TMS 4033 | TMS 4033 | 1 x 1024 SRAM | | 2102-2 | 1 x 1024 SRAM | TMS 4034 | TMS 4034 | 1 x 1024 SRAM | | 2102 | 1 x 1024 SRAM | TMS 4035 | TMS 4035 | 1 × 1024 SRAM | | 2111 | 4 x 256 SRAM | TMS 4042 | TMS 4042 | 4 x 256 SRAM | | 2111-1 | 4 x 256 SRAM | TMS 4042-2 | TMS 4042-2 | 4 x 256 SRAM | | 2111-2 | 4 x 256 SRAM | TMS 4042-1 | TMS 4043-1 | 4 x 256 SRAM | | 2112 | 4 x 256 SRAM | TMS 4043 | TMS 4043 | 4 × 256 SRAM | | 2112-2 | 4 050 05 444 | T110 1010 1 | TMS 4043-1 | | | 2112-2 | 4 × 256 SRAM | TMS 4043-1 | TMS 4043-2 | 4 × 256 SRAM | | 2107A | 1 x 4096 DRAM | TMS 4030/4060 | TMS 4030/4060 | 1 x 4096 DRAM | | 8308 | 8 x 1024 ROM | TMS 4700 | TMS 4700 | 8 x 1024 ROM | | | <del></del> | | | | |-----------|---------------|--------------------|----------------|----------------| | | | INTERSIL | | | | INTERSIL | | TI DIRECT | RECOMMENDED | | | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | IM 7552 | 1 x 1024 SRAM | TMS 4035 | TMS 4035/4051 | 1 x 1024 SRAM | | IM 7552-2 | 1 x 1024 SRAM | TMS 4034 | TMS 4034/4051 | 1 x 1024 SRAM | | IM 7552-1 | 1 x 1024 SRAM | TMS 4033 | TMS 4033/4051 | 1 x 1024 SRAM | | IM 7780 | 4 × 80 DSR | TMS 3409 | TMS 3120 | 4 x 80 DSR/SSR | | | | MOSTEK | | | | MOSTEK | | TI DIRECT | RECOMMENDED | | | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | 1002 | 2 x 128 SSR | | TMS 3128 | 2 x 128 SSR | | 1007 | 4 × 80 DSR | TMS 3409 | TMS 3120 | 4 x 80 DSR/SSR | | 4096 | 1 x 4096 DRAM | | TMS 4050/4060 | 1 x 4096 DRAM | | 4102P | 1 x 1024-SRAM | TMS 4035 | TMS 4051 | 1 x 1024 SRAM | | 4102P-1 | 1 x 1024 SRAM | TMS 4033 | TMS 4051 | 1 x 1024 SRAM | | | • | NATIONAL SEMICONDU | стоя | | | NATIONAL | | TI DIRECT | RECOMMENDED | | | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | MM 1103 | 1 x 1024 DRAM | TMS 1103 | TMS 4050 | 1 x 1024 DRAM | | MM 2102 | 1 x 1024 SRAM | TMS 4035 | TMS 4035 | 1 x 1024 SRAM | | MM 4020 | 4 × 80 DSR | | TMS 3120 | 4 x 80 SSR | | MM 4105 | 4 x 64 DSR | | TMS 3121 | 4 x 64 SSR | | MM 4052 | 2 x 80 SSR | | TMS 3120 | 2 x 80 SSR | | MM 4060 | 2 x 128 SSR | TMS 3128 | TMS 3128 | 2 x 128 SSR | | MM 5260 | 1 x 1024 DRAM | | TMS 4050/4060 | 1 x 4096 DRAM | | | | SIGNETICS | | | | SIGNETICS | | TI DIRECT | RECOMMENDED | | | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | 1103 | 1 x 1024 DRAM | | TMS 4050/4060 | 1 x 4096 DRAM | | 2513 | 2560 ROM | | TMS 2501 | 2560 ASCH GEN | | 2521 | 2 x 128 SSR | TMS 3128 | TMS 3128 | 2 x 128 SSR | | 2522 | 2 x 132 SSR | TMS 3129 | TMS 3129 | 2 x 132 SSR | | 2532 | 4 x 80 SSR | TMS 3120 | TMS 3120 | 4 × 80 SSR | | 2602 | 1 x 1024 SRAM | TMS 4035 | TMS 4051 | 1 x 1024 SRAM | | 2602-1 | 1 × 1024 SRAM | TMS 4033 | TMS 4051 | 1 x 1024 SRAM | | | | | | | | | | WESTERN DIGITAL | | | | WD | | TI DIRECT | RECOMMENDED | | | TYPE | DESCRIPTION | REPLACEMENT | FOR NEW DESIGN | DESCRIPTION | | TR 1602 | UART | TMS 6011 | TMS 6011 | UART | | | | | | | ## TTL MEMORIES (alphabetically by manufacturers) #### ADVANCED MICRO DEVICES Example of AMD order code: #### FAIRCHILD SEMICONDUCTOR Type 93410 Suffix D M Example of Fairchild order code: | | | | Package | ,J | Temperature Range | | |-------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--| | | | | D = Cer | amic DIP | C = 0°C to 70°C or 75°C | | | | | | P = Plas | stic DIP | $M = -55^{\circ}C$ to $125^{\circ}C$ | | | TI DIRECT | RECOMMENDED | 1 | FSC | TI DIRECT | RECOMMENDED | | | REPLACEMENT | FOR NEW DESIGNS | | TYPE | REPLACEMENT | FOR NEW DESIGN | | | SN74S289 | SN74S289 | | 93421C | SN74S201 | SN74S201 | | | SN74187 | SN74S387 | | 93421M | SN54S201 | SN54S201 | | | SN74S301 | SN74S301 | 1 | 93425AC | SN74S214 | SN74S214 | | | SN74S301 | SN74S301 | | 93425C | SN74S214 | SN74S214 | | | SN54S301 | SN54S301 | | 93426C | SN74S287 | SN74S287 | | | SN74S201 | SN74S201 | | 93426M | SN54S287 | SN54S287 | | | SN54S201 | SN54S201 | | 93434 | SN7488A | SN74S188 | | | SN54S314 | SN54S314 | | 93436C | SN74S270 | SN74S270 | | | SN54S314 | SN54S314 | | 93436M | SN54S270 | SN54S270 | | | SN74S387 | SN74S387 | | 93446C | (SN74S370 ROM) | SN74S472 | | | SN54S387 | SN54S387 | 1 | 93446M | (SN54S370 ROM) | SN54S472 | | | | REPLACEMENT SN74S289 SN74187 SN74S301 SN74S301 SN54S301 SN54S301 SN54S201 SN54S201 SN54S314 SN54S314 SN74S387 | REPLACEMENT FOR NEW DESIGNS SN74S289 SN74S289 SN74H87 SN74S387 SN74S301 SN74S301 SN74S301 SN74S301 SN54S301 SN54S301 SN74S201 SN74S201 SN54S201 SN54S201 SN54S201 SN54S201 SN54S314 SN54S314 SN54S314 SN54S314 SN74S387 SN74S387 | REPLACEMENT FOR NEW DESIGNS SN745289 SN745289 SN74187 SN745387 SN745301 SN745301 SN745301 SN745301 SN545301 SN545301 SN745201 SN745201 SN545201 SN545201 SN545314 SN545314 SN545314 SN545314 SN745387 SN745387 | Package D = Cer P = Plast TI DIRECT RECOMMENDED FSC REPLACEMENT FOR NEW DESIGNS TYPE SN745289 SN745289 93421C SN74187 SN745301 93425M SN745301 SN745301 93425AC SN745301 SN745301 93425C SN545301 SN545301 93426C SN745201 SN745201 93426M SN545201 SN545201 93434 SN545314 SN545314 93436C SN545314 SN545314 93436M SN745387 SN745387 93446C | Package | | #### HARRIS SEMICONDUCTOR Example of Harris order code: | HARRIS | TI DIRECT | RECOMMENDED | HARRIS | TI DIRECT | RECOMMENDED | |-------------|----------------|---------------------|--------------|-------------|-------------------| | TYPE | REPLACEMENT | FOR NEW DESIGNS | TYPE | REPLACEMENT | FOR NEW DESIGNS | | H0512-38510 | SNJ54186 | SNJ54S287/SNJ54S387 | HM_7641-5 | | SN74S387/SN74S473 | | HM_7602-2 | SN54S188 | SN54S188 | HM_7642-2 | | SN54S287/SN54S471 | | HM_7602-5 | SN74S188 | SN74S188 | HM_7642-5 | | SN74S472 | | HM_7603-2 | SN54S288 | SN54S288 | HM_7643-2 | | SN54S387/SN54S470 | | HM_7603-5 | SN74S288 | SN74S288 | HM_7643-5 | | SN74S473 | | HM_7610-2 | SN54S387 | SN54S387 | HM_7644-2 | | SN54S287/SN54S471 | | HM_7610-5 | SN74S387 | SN74S387 | HM_7644-5 | | SN74S472 | | HM_7611-2 | SN54S287 | SN54S287 | HPROM0512-2 | SN54186 | SN54S470/SN54S471 | | HM_7611-5 | SN74S287 | SN74S287 | HPROM0512-5 | SN74186 | SN74S470 | | HM_7620-2 | (SN54S270 ROM) | SN54S387 | HPROM1024-2 | SN54S287 | SN54S287 | | HM_7620-5 | (SN74S270 ROM) | SN74S387/SN74S473 | HPROM1024-5 | SN74S287 | SN74S287 | | HM_7621-2 | (SN54S370 ROM) | SN54S287 | HPROM1024A-2 | SN54S387 | SN54S387 | | HM_7621-5 | (SN74S370 ROM) | SN74S287/SN74S472 | HPROM1024A-5 | SN74S387 | SN74S387 | | HM_7640-2 | | \$N54S287/SN54S471 | HRPOM8256-2 | SN54S188 | SN54S188 | | HM_7640-5 | | SN74S287/SN74S472 | HRPOM8256-2 | SN54S188 | SN74S188 | | HM_7641-2 | | SN54S387/SN54S470 | | | | #### INTEL Example of Intel order code: | Prefix | Туре | Suffix | |---------|------|--------| | P | 3101 | (None) | | Package | | | D = CDIP P = Plastic DIP | INTEL | TI DIRECT | RECOMMENDED | INTEL | TI DIRECT | RECOMMENDED | |-------|-------------------|-------------------|-------|-------------------|-------------------| | TYPE | REPLACEMENT | FOR NEW DESIGNS | TYPE | REPLACEMENT | FOR NEW DESIGNS | | 3101 | SN54S289/SN74S289 | SN54S289/SN74S289 | 3110 | SN54S314 | SN54S314 | | 3101A | SN54S289/SN74S289 | SN54S289/SN74S289 | 3301A | SN54187/SN74187 | SN54S387 | | 3106 | SN54S201/SN74S201 | SN54S201/SN74S201 | 3304 | | SN54S473/SN74S473 | | 3106A | SN54S201/SN74S201 | SN54S201/SN74S201 | 3601 | SN54S387/SN74S387 | SN54S387/SN74S387 | | 3107 | SN54S301/SN74S301 | SN54S301/SN74S301 | 3604 | | SN54S473/SN74S473 | | 3107A | SN54S301/SN74S301 | SN54S301/SN74S301 | 3624 | | SN54S472/SN74S472 | #### INTERCHANGEABILITY GUIDE #### INTERCHANGEABILITY GUIDE | | | MONOLITHIC MEMO | RIES, INC. (conti | nued) | | |------|-----------------|-----------------|-------------------|----------------|-----------------| | MMI | TI DIRECT | RECOMMENDED | MMI | TI DIRECT | RECOMMENDED | | TYPE | REPLACEMENT | FOR NEW DESIGNS | TYPE | REPLACEMENT | FOR NEW DESIGNS | | 5530 | SN54S301 | SN54S301 | 6235 | | SN74S470 | | 5531 | SN54S201 | SN54S201 | 6300 | SN74S387 | SN74S387 | | 5560 | SN54S289 | SN54S289 | 6301 | SN74S287 | SN74S287 | | 5561 | SN54S189 | SN54S189 | 6305 | (SN74S270 ROM) | SN74S470 | | 6200 | SN74187 | SN74S387 | 6306 | (SN74S370 ROM) | SN74S471 | | 6201 | (SN74S387 PROM) | SN74S270 | 6330 | SN 74S188 | SN74S188 | | 6205 | SN74S270 | SN74S270 | 6331 | SN74S288 | SN74S288 | | 6206 | SN74S370 | SN74S370 | 6335 | | SN74S470 | | 6210 | | SN74S470 | 6340 | | SN74S473 | | 6225 | | SN74S473 | 6530 | SN74S301 | SN74S301 | | 6230 | SN7488A | SN74S188 | 6531 | SN74S201 | SN74S201 | | 6231 | (SN74S188 PROM) | SN74S371 | 6560 | SN74S289 | SN74S289 | | | | | 6561 | SN74S189 | SN74S189 | #### NATIONAL SEMICONDUCTOR Digital Monolithic | | | 7 = -55°C to | 125°C | D = Glass/Met | tal DIP | |--------|-------------|-----------------|---------|---------------|-----------------| | | | 8 = 0°C to 70° | °C | F = Flat Pack | age | | | | | | N = Molded D | DIP | | NSC | TI DIRECT | RECOMMENDED | NSC | TI DIRECT | RECOMMENDED | | TYPE | REPLACEMENT | FOR NEW DESIGNS | TYPE | REPLACEMENT | FOR NEW DESIGNS | | DM7573 | SN54S387 | SN54S387 | DM8574 | SN74S287 | SN74S287 | | DM7574 | SN54S287 | SN54S287 | DM8577 | SN74S188 | SN74S188 | | DM7577 | SN54S188 | SN54S188 | DM8578 | SN74S288 | SN74S288 | | DM7578 | SN54S288 | SN54S288 | DM8582 | SN74S301 | SN74S301 | | DM7595 | | SN54S473 | DM8595 | | SN74S473 | | DM7596 | | SN54S472 | DM8596 | | SN74S472 | | DM7597 | SN54S370 | SN54S370 | DM8597 | SN74S370 | SN74S370 | | DM7598 | | SN54S471 | DM8598 | | SN74S471 | | DM7599 | SN54S189 | SN54S189 | DM8599 | SN74S189 | SN74S189 | | DM7795 | | SN54S473 | DM85S99 | SN74S189 | SN74S189 | | DM7796 | | SN54S472 | DM8795 | | SN 74S4 73 | | DM8573 | SN74S387 | SN74S387 | DM8796 | | SN74S472 | #### INTERCHANGEABILITY GUIDE | SIGNETICS | TI DIRECT | RECOMMENDED | SIGNETICS | TI DIRECT | RECOMMENDED | |-----------|-------------|-----------------|-----------|-----------------|-----------------| | TYPE | REPLACEMENT | FOR NEW DESIGNS | TYPE | REPLACEMENT | FOR NEW DESIGNS | | N8204 | | SN74S471 | N82S130 | | SN74S473 | | N8205 | | SN74S472 | N82S131 | | SN74S472 | | N82S06 | SN74S201 | SN74S201 | N82S226 | SN74187 | SN74S387 | | N82S07 | SN74S301 | SN74S301 | N82S229 | (SN74S287 PROM) | SN74S370 | | N82S08 | SN74S314 | SN74S314 | N82S230 | SN74S270 | SN74S270 | | N82S10 | SN74S314 | SN74S314 | N82S231 | SN74S370 | SN74S370 | | N82S11 | SN74S214 | SN74S214 | S82S07 | SN54S301 | SN54S301 | | N82S16 | SN74S201 | SN74S201 | S82S16 | SN54S201 | SN54S201 | | N82S17 | SN74S301 | SN74S301 | S82S17 | SN54S301 | SN54S301 | | N8223 | SN74S188 | SN74S188 | \$82S23 | SN54S188 | SN54S188 | | N82S23 | SN74S188 | SN74S188 | S82S25 | SN54S301 | SN54S301 | | N8225 | SN74S189 | SN74S189 | S82S114 | | SN54S471 | | N82S25 | SN74S301 | SN74S301 | S82S115 | | SN54S472 | | N82S110 | SN74S314 | SN74S314 | S82S123 | SN54S288 | SN54S288 | | N82S111 | SN74S214 | SN74S214 | S82S126 | SN54S387 | SN54S387 | | N82S114 | | SN74S471 | S82S129 | SN54S287 | SN54\$287 | | N82S115 | | SN74S472 | S82S130 | | SN54S473 | | N82S116 | SN74S201 | SN74S201 | S82S131 | | SN54S472 | | N82S117 | SN74S301 | SN74S301 | S82S226 | SN54187 | | | N82S123 | SN74S288 | SN74S288 | S82S229 | (SN54S287 PROM) | SN54S370 | | N82S126 | SN74S387 | SN74S387 | S82S230 | SN54S270 | SN54S270 | | N82S129 | SN74S287 | SN74S287 | S72S231 | SN54S370 | SN54S370 | # MOS Memories 3 #### 3 Performance Ranges: | | | | READ, | |------------|--------|---------|-------------| | | | READ OR | MODIFY | | | ACCESS | WRITE | WRITE | | | TIME | CYCLE | CYCLE | | | (MAX) | (MIN) | (MIN) | | TMS 4030 | 300 ns | 470 ns | 710 ns | | TMS 4030-1 | 250 ns | 430 ns | 640 ns | | TMS 4030-2 | 200 ns | 400 ns | 580 ns | | F 11 TT1 0 | | | . /N. D. II | - Full TTL Compatibility on All Inputs (No Pull-up Resistors Needed) - Low Power Dissipation - 400 mW Operating (Typical) - 0.2 mW Standby (Typical) - Single Low-Capacitance Clock - N-Channel Silicon-Gate Technology - 22-Pin 400-Mil Dual-in-Line Package #### description The TMS 4030 series is composed of high-speed dynamic 4096-bit MOS random-access memories, organized as 4096 one-bit words. Ni-channel silicon-gate technology is employed to optimize the speed/power/density trade-off. Three performance options are offered: 300 ns access for the TMS 4030, 250 ns access for the TMS 4030-1, and 200 ns for TMS 4030-2. These options allow the system designer to more closely match the memory performance to the capability of the arithmetic processor. All inputs except the chip enable are fully TTL-compatible and require no pull-up resistors. The low capacitance of the address and control inputs precludes the need for specialized drivers. When driven by a Series 74 device, the guaranteed do input noise immunity is 200 mV. The TTL-compatible buffer is guaranteed to drive two Series 74 TTL gates. The TMS 4030 series uses only one clock (chip enable) to simplify system design. The low-capacitance chip-enable input requires a positive voltage swing (12 volts), which can be driven by a variety of widely available drivers. The typical power dissipation of these RAM's is 400 mW active and 0.2 mW standby. To retain data only 6 mW average power is required, which includes the power consumed to refresh the contents of the memory. The TMS 4030 series is offered in both 22-pin ceramic (JL suffix) and plastic (NL suffix) dual-in-line packages. The series is guarantted for operation from 0°C to 70°C. These packages are designed for insertion in mounting-hole rows on 0.400-mil centers. #### operation #### chip select (CS) The chip-select terminal, which can be driven from standard TTL circuits without an external pull-up resistor, affects the data-in, data-out and read/write inputs. The data input and data output terminals are enabled when chip select is low. Therefore, the read, write, and read, modify write operations are performed only when chip select is low. If the chip is to be selected for a given cycle, the chip-select input must be low on or before the rising edge of the chip enable. If the chip is not to be selected for a given cycle, chip select must be held high as long as chip enable is high. A register for the chip-select input is provided on the chip to reduce overhead and simplify system design. #### chip enable (CE) A single external clock input is required. All read, write, and read, modify write operations take place when the chip enable input is high. When the chip enable is low, the memory is in the low-power standby mode. No read/write operations can take place because the chip is automatically precharging. # TMS 4030 JL, NL; TMS 4030-1 JL, NL; TMS 4030-2 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES #### operation (continued) #### mode select (R/W) The read or write mode is selected through the read/write $(R/\overline{M})$ input. A logic high on the $R/\overline{M}$ input selects the read mode and a logic low selects the write mode. The read/write terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. #### address (A0-A11) All addresses must be stable on or before the rising edge of the chip-enable pulse. All address inputs can be driven from standard TTL circuits without pull-up resistors. Address registers are provided on chip to reduce overhead and simplify system design. #### data-in (DI) Data is written during a write or read, modify write cycle while the chip enable is high. The data-in terminal can be driven from standard TTL circuits without a pull-up resistor. There is no register on the data-in terminal. #### data-out (DO) The three-state output buffer provides direct TTL compatibility with a fan-out of two Series 74 TTL gates. The output is in the high-impedance (floating) state when the chip enable is low. It remains in the high-impedance state if the chip-select input is high when chip enable goes high and provided that chip select remains high as long as chip enable is high. If the chip select is set up low prior to the rise of chip enable and held low an interval after that rise, the output will be enabled as long as chip enable stays high regardless of subsequent changes in the level of chip select. A data-valid mode is always preceded by a low output state. Data-out is inverted from data-in. #### refresh Refresh must be performed every two milliseconds by cycling through the 64 addresses of the lower-order-address inputs, A0 through A5 (pins 8, 9, 10, 13, 14, 15), or by addressing every row within any 2-millisecond period. Addressing any row refreshes all 64 bits in that row. The chip does not need to be selected during the refresh. If the chip is refreshed during a write mode, then chip select must be high. The column addresses (A6 through A11) can be indeterminate during refresh. #### functional block diagram #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note) . | | | | | | | | | | | | | | | . $-0.3$ to $20~V$ | | |----------------------------------------------|-----|-----|-----|-----|---|--|--|--|--|--|--|--|--|--|--------------------|--| | Supply voltage, V <sub>DD</sub> (see Note) . | | | | | | | | | | | | | | | . $-0.3$ to 20 V | | | Supply voltage, VSS (see Note) . | | | | | | | | | | | | | | | 0.3 to 20 V | | | All input voltages (see Note) | | | | | | | | | | | | | | | 0.3 to 20 V | | | Chip-enable voltage (see Note) . | | | | | | | | | | | | | | | . $-0.3$ to 20 V | | | Output voltage (operating, with resp | oec | t t | ۰ ۱ | /ss | ) | | | | | | | | | | 2 to 7 V | | | Operating free-air temperature range | е | | | | | | | | | | | | | | . 0°C to 70°C | | | Storage temperature range | | | | | | | | | | | | | | | | | NOTE: Under absolute maximum ratings, voltage values are with respect to the most negative supply voltage, V<sub>BB</sub> (substrate), unless otherwise noted. Throughout the remainder of this data sheet, voltage values are with respect to V<sub>SS</sub>. # TMS 4030 JL, NL; TMS 4030-1 JL, NL; TMS 4030-2 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES #### recommended operating conditions (see Note) | PARAMETER | MIN | NOM | MAX | UNIT | |-------------------------------------------------------------------------|-----------------------|-----|---------|------| | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Supply voltage, V <sub>DD</sub> | 11.4 | 12 | 12.6 | V | | Supply voltage, VSS | | 0 | | V | | Supply voltage, VBB | -2.7 | -3 | -3.3 | V | | High-level input voltage, VIH (all inputs except chip enable) | 2.2 | | 5.25 | V | | High-level chip enable input voltage, VIH(CE) | V <sub>DD</sub> - 0.6 | V | OD +1.0 | V | | Low-level input voltage, VIL (all inputs except chip enable) (see Note) | -0.6 | | 0.6 | V | | Low-level chip enable input voltage, V <sub>1L(CE)</sub> (see Note) | -1 | | 0.6 | V | | Refresh time, trefresh | | | 2 | ms | | Operating free-air temperature, TA | 0 | | 70 | С | NOTE. The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions, $T_A = 0^{\circ} C$ to 70°C (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |-----------------|------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | Voн | High-level output voltage | 1 <sub>0</sub> = -2 mA | The state of s | 2.4 | | Vcc | V | | VOL | Low-level output voltage | I <sub>O</sub> = 3.2 mA | | VSS | | 0.4 | V | | 11 | Input current (all inputs except chip enable) | V <sub>1</sub> = 0 to 5.25 V | | | | 10 | μА | | II(CE) | Chip enable input current | V <sub>I</sub> = 0 to 13.2 V | | | | 2 | μА | | loz | High-impedance-state (off-state output current | V <sub>O</sub> = 0 to 5.25 V | and the second s | | | 10 | μА | | 'cc | Supply current from V <sub>CC</sub> | 2 Series 74 TTL I | oads | | | 1 | mA | | <sup>I</sup> DD | Supply current from V <sub>DD</sub> | VIH(CE) = 12.6 \ | / | | 30 | 60 | mA | | IDD | Supply current from VDD, standby | VII. (CE) = 0.6 V | | | 20 | 200 | μA | | | A | | TMS 4030 | | 32 | | | | DD(av) | Average supply current from V <sub>DD</sub> | | TMS 4030-1 | | 35 | | mA | | | during read or write cycle | Minimum cycle | TMS 4030-2 | | 38 | | 1 | | | | time | TMS 4030 | | 32 | | | | IDD(av) | Average supply current from V <sub>DD</sub> | | TMS 4030-1 | | 35 | | mA | | | during read, modify write cycle | | TMS 4030-2 | | 38 | | Ī | | 1 <sub>BB</sub> | Supply current from VBB | V <sub>BB</sub> = -3.3 V,<br>V <sub>DD</sub> = 12.6 V, | V <sub>CC</sub> = 5.25 V,<br>V <sub>SS</sub> = 0 V | | -5 | -100 | μА | $<sup>^{\</sup>dagger}$ All typical values are at T<sub>A</sub> = 25 C # capacitance at $V_{DD}$ = 12 V, $V_{SS}$ = 0 V, $V_{BB}$ = -3 V, $V_{CC}$ = 5 V, $V_{I(CE)}$ = 0 V, $V_{I}$ = 0 V, f = 1 MHz, $T_{A}$ = 0°C to 70°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------|-----------------------------|-----|-----|-----|------| | C <sub>i(ad)</sub> | Input capacitance address inputs | | | 5 | 7 | pF | | C | Input capacitance clock input | V <sub>I(CE)</sub> = 10.8 V | | 18 | 22 | | | C <sub>i</sub> (CE) | input capacitance clock input | V <sub>I(CE)</sub> = -1.0 V | | 23 | 27 | pF | | Ci(CS) | Input capacitance chip select input | | | 4 | 6 | pF | | C <sub>i</sub> (data) | Input capacitance data input | | | 4 | 6 | pF | | C <sub>i(R/W)</sub> | Input capacitance read/write input | | | 5 | 7 | pF | | Co | Output capacitance | | | 5 | 7 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A} = 25^{\circ}$ C. #### TMS 4030 JL, NL; TMS 4030-1 JL, NL; TMS 4030-2 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES read cycle timing requirements over recommended supply voltage range, $T_{\Delta} = 0^{\circ} \text{C}$ to $70^{\circ} \text{C}$ | | 0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0. | TMS | 4030 | TMS 4 | 030-1 | TMS 4 | 1030-2 | UNIT | |----------------------|------------------------------------------|------|------|-------|-------|-------|--------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tc(rd) | Read cycle time | 470 | | 430 | | 400 | | ns | | tw(CEH) | Pulse width, chip enable high | 300 | 4000 | 260 | 4000 | 230 | 4000 | ns | | tw(CEL) | Pulse width, chip enable low | 130 | | 130 | | 130 | | ns | | tr(CE) | Chip-enable rise time | | 40 | | 40 | | 40 | ns | | tf(CE) | Chip-enable fall time | | 40 | | 40 | | 40 | ns | | tsu(ad) | Address setup time | of | | 01 | | 01 | | ns | | t <sub>su</sub> (CS) | Chip-select setup time | 01 | | 01 | | 01 | | ns | | t <sub>su(rd)</sub> | Read setup time | 01 | | 01 | | of | | ns | | th(ad) | Address hold time | 150↑ | | 150↑ | | 1501 | | ns | | th(CS) | Chip-select hold time | 150↑ | | 150↑ | | 150↑ | | ns | | th(rd) | Read hold time | 40↓ | | 40↓ | | 40↓ | | ns | <sup>↑↓</sup> The arrow indicates the edge of the chip enable pulse used for reference: ↑ for the rising edge, ↓ for the falling edge. read cycle switching characteristics over recommended supply voltage range, $T_A = 0^{\circ}\,\text{C}$ to $70^{\circ}\,\text{C}$ | | PARAMETER | TMS | 4030 | TMS | 4030-1 | TMS 4 | 030-2 | 116147 | |------------------|----------------------------------|-----|-------|-----|--------|-------|-------|--------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(CE) | Access time from chip enable† | | 280 | | 230 | | 180 | ns | | ta(ad) | Access time from address t | | 300 | | 250 | 1 | 200 | ris | | tpHZ or | Output disable time from high | 20 | / *** | 20 | | •• | | | | <sup>t</sup> PLZ | or low level‡ | 30 | | 30 | | 30 | | ns | | tPZL | Output enable time to low level‡ | | 250 | | 200 | | 150 | ns | $<sup>^{\</sup>dagger}$ Test conditions: C $_L$ = 50 pF, $t_{r(CE)}$ = 20 ns, Load = 1 Series 74 TTL gate. $^{\ddagger}$ Test conditions: C $_L$ = 50 pF, Load = 1 Series 74 TTL gate. #### write cycle timing requirements over recommended supply voltage range, $T_A = 0^{\circ} C$ to $70^{\circ} C$ | | DAGAMETER | TMS | 4030 | TMS 4 | 030-1 | TMS 4 | 030-2 | UNIT | |----------------------|-------------------------------|------|------|-------|-------|-------|-------|-------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | CIVIT | | tc(wr) | Write cycle time | 470 | | 430 | | 400 | | ns | | tw(CEH) | Pulse width, chip enable high | 300 | 4000 | 260 | 4000 | 230 | 4000 | ns | | tw(CEL) | Pulse width, chip enable low | 130 | | 130 | | 130 | | ns | | tw(wr) | Write pulse width | 200 | | 190 | | 180 | | ns | | tr(CE) | Chip-enable rise time | | 40 | | 40 | | 40 | ns | | tf(CE) | Chip-enable fall time | | 40 | | 40 | | 40 | ns | | t <sub>su(ad)</sub> | Address setup time | of | | 01 | | 01 | | ns | | t <sub>su</sub> (CS) | Chip-select setup time | 01 | | 01 | | of | | ns | | tsu(da-wr) | Data-to-write setup time* | 0 | | 0 | | 0 | | ns | | tsu(wr) | Write-pulse setup time | 240↓ | | 220↓ | | 210↓ | | ns | | th(ad) | Address hold time | 150↑ | | 1501 | | 150↑ | | ns | | th(CS) | Chip-select hold time | 150† | | 150↑ | | 1501 | | ns | | <sup>t</sup> h(da) | Data hold time | 40↓ | | 40↓ | | 40↓ | | ns | $<sup>\</sup>mathfrak M$ The arrow indicates the edge of the chip enable pulse used for reference: $\mathfrak M$ for the rising edge, $\mathfrak M$ for the falling edge <sup>\*</sup>If $\overline{R/\overline{W}}$ is low before CE goes high then DI must be valid when CE goes high, #### read cycle timing NOTE For the chip enable input, high and low timing points are 90% and 10% of V<sub>1H(CE)</sub>. Other input timing points are 0.6 V (low) and 2.4 V (high). Output timing points are 0.4 V (low) and 2.4 V (high). ## write cycle timing NOTE For the chip-enable input, high and low timing points are 90% and 10% of V<sub>{HICE}</sub>. Other input timing points are 0.6 V (low) and 2.4 V (high). During the time from the rise of CE to the fall of R.W. R.W. is per mitted to change from high to low unity. read, modify write cycle timing requirements over recommended supply voltage range, $T_A = 0^{\circ} C$ to $70^{\circ} C$ | | | TMS | 4030 | TMS | 4030-1 | TMS 4 | 030-2 | UNIT | |------------|--------------------------------|------|------|------|--------|-------|-------|-------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | DIVIT | | tc(RMW) | Read, modify write cycle time* | 710 | | 640 | | 580 | | ns | | tw(CEH) | Pulse width, chip enable high* | 540 | 4000 | 470 | 4000 | 410 | 4000 | ns | | tw(CEL) | Pulse width, chip enable low | 130 | | 130 | | 130 | | ns | | tw(wr) | Write-pulse width | 200 | | 190 | | 180 | | ns | | tr(CE) | Chip-enable rise time | - | 40 | | 40 | | 40 | ns | | II(CE) | Chip-enable fall time | | 40 | | 40 | | 40 | ns | | (su(ad) | Address setup time | 01 | | 01 | | 0† | | ns | | ¹su(ĈŜ) | Chip-select setup time | 01 | | 10 | | 01 | | ns | | tsu(da-wr) | Data-to-write setup time | 0 | | 0 | | 0 | | ns | | tsu(rd) | Read pulse setup time | 01 | | 01 | | 01 | | ns | | tsu(wr) | Write pulse setup time | 240↓ | | 220↓ | | 210↓ | | ns | | h (ad) | Address hold time | 150† | | 150↑ | | 150† | | ns | | h(CS) | Chip-select hold time | 150↑ | | 150↑ | | 150† | | ns | | th (rd) | Read hold time | 280† | | 230↑ | | 1801 | | ns | | ¹h(da) | Data hold time | 40↓ | | 40↓ | | 40↓ | | ns | <sup>†↓</sup> The arrow indicates the edge of the chip-enable pulse used for reference: † for the rising edge, ↓ for the falling edge. ## read, modify write cycle switching characteristics over recommended supply voltage range, $T_{\Delta} = 0^{\circ}$ C to $70^{\circ}$ C | | | TMS | 4030 | TMS | 4030-1 | TMS | 4030-2 | UNIT | |------------------|-------------------------------------------------------------------|-----|------|-----|--------|-----|--------|-------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | OIVII | | ta(CE) | Access time from chip enable† | · | 280 | | 230 | | 180 | ns | | ta(ad) | Access time from address† | 1 | 300 | | 250 | | 200 | ns | | tPLH | Propagation delay time, low-to-high level output from write pulse | 30 | | 30 | | 30 | | ns | | <sup>t</sup> PHZ | Output disable time from high level | 30 | | 30 | | 30 | | ns | | †PZL | Output enable time to low level‡ | | 250 | | 200 | | 150 | ns | $<sup>^{\</sup>dagger}$ Test conditions: | C $_L$ = 50 pF, |tr(CE)| = 20 ns, |Load| = 1 Series 74 TTL gate \$\frac{1}{4}\$ Test Conditions: | C $_L$ = 50 pF, |Load| = 1 Series 74 TTL gate. ## read, modify write cycle timing NOTE: For the chip enable input, high and low timing points are 90% and 10% of $V_{[H(CE)]}$ . Other input timing points are 0.6 V (low) and 2.2 V (high), Output timing points are 0,4 V (low) and 2,4 V (high) | timing diagram conventions | | | |----------------------------|-------------------------------|-------------------------------------------------------------------------| | | MEAN | | | TIMING DIAGRAM<br>SYMBOL | INPUT FORCING FUNCTIONS | OUTPUT<br>RESPONSE FUNCTIONS | | | Must be steady high or low | Will be steady high or low | | | High-to-low changes permitted | Will be changing from high to low sometime during designated interval | | | Low-to-high changes permitted | Will be changing from lo or to high sometime during designated interval | | | Don't Care | State unknown or changing | | | (Does not apply) | Center line is high-impedance off-state | BULLETIN NO. DL S 7512189, OCTOBER 1974 - REVISED MAY 1975 16-PIN CERAMIC AND PLASTIC DUAL-IN-LINE PACKAGES (TOP VIEW) - 1024 x 1-Bit Organization - Static Operation (No Clocks, No Refresh) - Input Interface Fully Decoded TTL Compatible Static Charge Protection - Output Interface - 3-State Fan-out 1 Series 74 TTL Load **OR-Tie Capability** Access Time TMS 4033 JL, NL . . . 450 ns Max TMS 4034 JL, NL . . . 650 ns Max TMS 4035 JL, NL . . . 1000 ns Max - Interchangeable with Intel 2102-1, - 2102-2, and 2102 Respectively N-Channel Silicon-Gate Technology #### 0 16 2 0 15 A5 0 3 0 R/W 14 Г 13 CE Α1 a 0 12 DATA OUT Δ2 5 o ٥ Δ3 6 11 DATA IN 0 10 Α4 7 Vcc 8 0 GND ## description This series is a family of static random-access memories, each organized as 1024 one-bit words. Due to their static design, system overhead costs are minimized by elimination of refresh-clocking circuitry and by simplification of the timing requirements. In addition all inputs and outputs are fully compatible with Series 74 TTL, including the single 5-volt power supply. These memories are fabricated by means of the same technology employed with the TMS 4030 JL, NL 4K RAM.— N-channel silicon-gate. This technology provides optimum chip density and performance when cost is considered. Three performance ranges allow the designer to better match the memory to the specific system requirements, thereby maximizing the cost performance trade off. The TMS 4033, TMS 4034, and TMS 4035 are offered in 16-pin dual-in-line ceramic (JL suffix) and plastic (NL suffix) packages designed for insertion in mounting-hole rows on 300-mil centers. These devices are characterized for operation from 0.0 to 70.0. ## operation ## Addresses (A0-A9) Address inputs are used to select individual storage locations within the RAM. Since the addresses are not latched, the address valid time determines the cycle time during both the read and write cycle. Therefore, the address valid time must be a minimum of 450 nanoseconds for the TMS 4033, 650 nanoseconds for the TMS 4034, and 1000 nanoseconds for the TMS 4035. The address inputs can be driven from standard Series 54/74 TTL with no external pull-up resistors. #### operation (continued) ## Chip Enable (CE) The $\overline{\text{CE}}$ input is used to enable the memory chip for a reading or writing operation. In a single-chip system, this pin can be hardwired to ground so that the chip is continuously enabled. For the read cycle, chip-enable low must extend past the address to ensure valid data for that address. Once the chip-enable goes high, the output buffer will immediately return to the high-impedance state. For the write cycle, chip-enable low must occur before the read/write input goes to the write state ensuring no ambiguity in the chip enabled for a particular write cycle. This input can be driven from Series 54/74 TTL with no external pull-up resistors. #### Read/Write (R/W) In the write mode prior to an address change, R/W must be in the read state (high level) and must remain in that state for a minimum period to eliminate the possibility of data being written into an unwanted location. The read/write input is TTL compatible without external pull-up resistors. #### Data In (DI) The DI input accepts the input data during the write mode. During a write cycle, data must be valid for a minimum time period before the read/write input is brought to the read state ensuring that proper data will enter the location selected. To eliminate any data ambiguity, data must be held valid past the end of the write pulse. ## Data Out (DO) Data out is a three-state terminal controlled by the chip-enable input, which supplies output data during a read cycle. A high level on chip enable places the data-out terminal in the high-impedance state. ## FUNCTION TABLE | CE | R/W | I/O | | |----|-----|--------|---| | L | L | WRITE | | | L | н | READ | | | Н | Х | HIGH Z | ĺ | H = HIGH LEVEL ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, V <sub>CC</sub> (see Note 1) | | | | | | | | | | | | 0.5 to 7 V | |----------------------------------------------|--|--|--|--|--|--|--|--|---|--|--|----------------| | | | | | | | | | | | | | | | Input voltage (any input) (see Note 1) . | | | | | | | | | , | | | 0.5 to 7 V | | Continuous power dissipation | | | | | | | | | | | | 1 W | | | | | | | | | | | | | | | | Operating free-air temperature range : | | | | | | | | | | | | . 0°C to 70°C | | C | | | | | | | | | | | | 0500 . 45000 | | Storage temperature range | | | | | | | | | | | | –65°C to 150°C | NOTE 1: Voltage values are with respect to the ground terminal. \*COMMENT: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | MIN | NOM | MAX | UNIT | |-------------------------------------------|------|-----|------|------| | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | High-level input voltage, V <sub>IH</sub> | 2.2 | | VCC | V | | Low-level input voltage, VIL (see Note 2) | -0.3 | | 0.65 | V | | Operating free-air temperature, TA | 0 | | 70 | °C | NOTE 2: The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CON | IDITIONS | MIN | TYP | MAX | UNIT | |------|---------------------------------------------------------|---------------------------------------------------|--------------------------|-----|-----|------|------| | VOH | High-level output voltage | 1OH = -100 µA, | V <sub>CC</sub> = 4.75 V | 2.2 | | | V | | VOL | Low-level output voltage | IOL = 1.9 mA, | V <sub>CC</sub> = 5.25 V | | | 0.45 | V | | 11 | Input current | V <sub>1</sub> = 0 to 5.25 V | | | | +10 | μΑ | | lоzн | Off-state output current,<br>high-level voltage applied | CE at 2.2 V, | V <sub>O</sub> = 4 V | | | 10 | μА | | lozL | Off-state output current,<br>low-level voltage applied | CE at 2.2 V, | V <sub>O</sub> = 0.45 V | | -10 | -100 | μА | | Icc | Supply current from V <sub>CC</sub> | V <sub>CC</sub> = 5.25 V,<br>All inputs at 5.25 V | Data out open, | | 45 | 70 | mA | | Ci | Input capacitance | TA = 25 C, | f = 1 MHz | | 3 | 5 | pF | | Co | Output capacitance | T <sub>A</sub> = 25 C, | f = 1 MHz | | 7 | 10 | pF | $<sup>^{\</sup>dagger}AH$ typical values are at $V_{CC}\approx 5$ V, $T_{A}\approx 25$ C. ## conditions for testing timing requirements | Input high levels | | | | | | | | | ٠. | | | | | | | | | | 2.2 V | |---------------------------|--|--|--|--|--|--|--|--|----|---|----|------|----|----|-----|-----|------|-----|---------| | Input low levels | | | | | | | | | | | | | | | | | | | 0.65 V | | Input rise and fall times | | | | | | | | | | | | | | | | | | | 20 ns | | Output load | | | | | | | | | | 1 | Se | ries | 74 | TT | L | oac | i, C | , = | 100 pF | | All timing requirements | | | | | | | | | | | | | | 50 | % 1 | oin | t o | fw | aveform | read cycle timing requirements over recommended supply voltage range, $T_A = 0^{\circ}C$ to $70^{\circ}C$ (unless otherwise noted) | | | 7 | MS 403 | 13 | 1 | MS 403 | 4 | T | MS 403 | 35 | | |--------------|-----------------------------------------|-----|------------------|-----|-----|--------|-----|------|--------|------|------| | | PARAMETER | MIN | TYP <sup>†</sup> | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | tc(rd) | Read cycle time | 450 | | | 650 | | | 1000 | | | ns | | ta(ad) | Access time from address | | 300 | 450 | | 450 | 650 | | 500 | 1000 | ns | | ta(CE) | Access time from chip enable | | | 200 | | | 300 | | | 500 | ns | | tDV(ad) | Previous output data valid from address | 50 | | | 50 | | | 50 | | | ns | | tPHZ or tPLZ | Output disable time from chip enable | 0 | | 200 | 0 | | 200 | 0 | | 200 | ns | $^{1}$ All typical values are at V $_{CC}=5$ V, T $_{A}\simeq25$ C. write cycle timing requirements over recommended supply voltage range, TA = 0°C to 70°C | | PARAMETER | TMS | 4033 | TMS | 4034 | TMS | 4035 | | |---------------------|---------------------------------|-----|------|-----|------|------|------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | tc(wr) | Write cycle time | 450 | | 650 | | 1000 | | ns | | tw(wr) | Write pulse width | 250 | | 400 | | 750 | | ns | | t <sub>su(ad)</sub> | Address setup time | 150 | | 200 | | 200 | | ns | | su (CE) | Chip enable to write setup time | 350 | | 550 | | 850 | | ns | | tsu(da) | Data-in to write setup time | 300 | | 450 | | 800 | | ns | | h(ad) | Address hold time | 50 | | 50 | | 50 | | ns | | h (da) | Data hold time | 50 | | 50 | | 50 | | ris | BULLETIN NO. DL S 7512277, MAY 1975 - 64 x 8 Organization - Static Operation (No Clocks, No Refresh) - Compact 20-Pin 300-Mil Dual-in-Line Package - 3 Performance Ranges: | ACCESS | READ OR WRITE | |---------|------------------------------------| | TIME | CYCLE | | (MAX) | (MIN) | | 1000 ns | 1000 ns | | 650 ns | 650 ns | | 450 ns | 450 ns | | | TIME<br>(MAX)<br>1000 ns<br>650 ns | - Multiplexed Common Bus I/O - Input Interface Fully Decoded TTL Compatible Static Charge Protection - Output Interface - 3-State Fan-Out 1 Series 74 TTL Load **OR-Tie Capability** - Power Dissipation . . . 450 mW Maximum - N-Channel Silicon-Gate Technology - 8-Bit Word Length Ideal for Microprocessor-Based Systems #### DUAL-IN-LINE PACKAGES (TOP VIEW) 1/07 c. 20 1/06 2 0 19 45 1/05 O 18 NC 17 1/04 A1 la A2 16 OE 0 15 GND Vcc 0 7 0 14 CE 0 **A**3 13 R/W 0 9 0 1/00 12 1/03 1/01 10 0 0 11 1/02 20-PIN CERAMIC AND PLASTIC ## description This series of static random-access memories is organized as 64 words of 8 bits. Data inputs and outputs are multiplexed on an 8-bit, bidirectional bus controlled by the combination of chip enable and output enable. Static design results in reduced overhead costs by elimination of refresh clocking circuitry and by simplification of the timing requirements. In addition, all inputs and outputs are fully compatible with Series 74 TTL, including the single 5-volt power supply. The TMS 4036 series is inanufactured using TT's reliable N channel silicon-gate technology to optimize the cost/performance relationship. Readout is nondestructive and the output data polarity is not inverted from data-in. The TMS 4036 is offered in compact 20-pin ceramic (JL suffix) and plastic (NL suffix) dual-in-line packages designed for insertion in mounting-hole rows on 300-mil centers. The series is guaranteed for operation from 0°C to 70°C. ## operation ## addresses (A0-A5) The 6-bit address selects one of 64-8-bit words. The address-valid time determines cycle time during both the read and write cycles. The address inputs can be driven directly from standard Series 54/74 TTL with no external pull-up resistors required. #### operation (continued) ## chip enable (CE) The $\overline{CE}$ terminal is used to enable a specific memory device. If $\overline{CE}$ is low, the device is enabled for either a read or write cycle, depending on the state of the read/write and output-enable terminals. When $\overline{CE}$ is high, the I/O buffers are in the high-impedance state. $\overline{CE}$ may be driven from Series 74 TTL. For a more complete understanding of $\overline{CE}$ , see the section on output enable. #### read/write (R/W) The R/ $\overline{W}$ input must be high during read and low during write operations. Prior to an address change, R/ $\overline{W}$ must be in the read state and must remain in that state for a minimum period to eliminate the possibility of data being written into an unwanted position. The R/ $\overline{W}$ input is TTL-compatible and does not require external resistors. ## output enable (OE) The output enable terminal controls the I/O buffer and determines whether the bus is in an input or output mode. When OE is low, the I/O terminals are in the input configuration; when OE is high, the I/O terminals are in the output configuration. The read cycle and write cycle timing diagrams show in detail the relation between $\overline{\text{CE}}$ , OE, and the other signals (refer to the function table). This input is also compatible with Series 74 TTL circuits. ## input/output buffer (I/O0-I/O7) Each of these terminals interface directly with the external data bus and have the capability of being both an input and an output buffer. These buffers are controlled by a combination of $\overline{CE}$ and OE as described in the output enable section. Each buffer is three-state and fully TTL compatible, both as an input and an output. ## functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, V <sub>CC</sub> (see Notes 1 and 2) | | | | | | | | | | | | −0.5 to 7 V | |-----------------------------------------------------|----|--|--|--|--|--|--|---|--|--|----|---------------| | Input voltage (any input) (see Notes 1 and 2 | 2) | | | | | | | | | | | -0.5 to 7 V | | Operating free-air temperature range | | | | | | | | | | | | 0°C to 70°C | | Storage temperature range | | | | | | | | ٠ | | | -6 | 65°C to 150°C | #### NOTES: ## recommended operating conditions | 0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0. | T | MS 403 | 16 | T | MS 403 | 6-1 | TI | UNIT | | | |---------------------------------------------|------|--------|------|------|--------|------|------|------|------|------| | PARAMETER | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | ν | | Supply voltage, VSS | | 0 | | | 0 | | | 0 | | V | | High-level input voltage, VIH | 2.2 | | Vcc | 2.2 | | Vcc | 2.2 | | vcc | V | | Low-level input voltage, VIL (see Note 3) | -0.3 | | 0.8 | -0.3 | | 0.8 | -0.3 | | 8.0 | V | | Read cycle time, t <sub>c</sub> (rd) | 1000 | | | 650 | | | 450 | | | ns | | Write cycle time, t <sub>C</sub> (wr) | 1000 | | | 650 | | | 450 | | | ns | | Write pulse width, tw(wr) | 500 | | | 300 | | | 200 | | | ns | | Address setup time, t <sub>su</sub> (ad) | 450 | | | 300 | | | 200 | | | ns | | Chip-enable setup time, t <sub>su(CE)</sub> | 700 | | | 500 | - | | 400 | | | ns | | Data setup time, t <sub>su</sub> (da) | 600 | | | 400 | | | 300 | | | ns | | Address hold time, th(ad) | 50 | | | 50 | | | 50 | | | ns | | Data hold time, th(da) | 50 | | | 50 | | | 50 | | | ns | | Operating free-air temperature, TA | 0 | | 70 | 0 | | 70 | 0 | | 70 | °C | NOTE 3: The albegraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CON | DITIONS | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------------|------------------------------------------|--------------------------|-----|------|------| | ∨он | High-level output voltage | I <sub>OH</sub> = -100 μA, | V <sub>CC</sub> = 4.75 V | 2.4 | | V | | VOL | Low-level output voltage | IOL = 1.9 mA, | V <sub>CC</sub> = 4.75 V | | 0.4 | V | | чн | High-level input current into address, R/W, CE, or OE | V <sub>1</sub> = 5.25 V | | | 10 | μА | | | | V <sub>O</sub> = 5.25 V,<br>CE at 5.25 V | OE at 0 V, | | 10 | | | lozн | Off-state output current, high-level voltage applied at I/O terminal | V <sub>O</sub> = 5.25 V,<br>CE at 2.2 V | OE at 5.25 V, | | 10 | μА | | | | V <sub>O</sub> = 5.25 V,<br>CE at 0 V | OE at 0.8 V, | | 10 | | | | Off-state output current, low-level voltage | V <sub>O</sub> = 0 V,<br>CE at 2.2 V | OE at 5.25 V, | | -100 | _ | | IOZL | applied at I/O terminal | V <sub>O</sub> = 0 V,<br>CE at 0 V | OE at 0.8 V, | | -100 | μА | | <sup>1</sup> CC | Supply current from V <sub>CC</sub> | | | | 85 | mA | | Ci | Input capacitance | f = 1 MHz, | TA = 25°C | | 10 | pF | | C <sub>i/o</sub> | I/O terminal capacitance | f = 1 MHz, | TA = 25°C | | 20 | pF | <sup>1.</sup> Voltage values are with respect to the ground terminal. <sup>2.</sup> For all combinations of inputs, the I/O lines may be shorted to VSS or VCC for a period not to exceed five milliseconds. <sup>\*</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions 'ended in indicated in the "Recommended Operating Conditions' section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## switching characteristics over recommended supply voltage ranges, $T_A = 0^{\circ}C$ to $70^{\circ}C$ | | 040446750 | | MS 40 | 36 | | TM | S 4036 | -1 . | T | | | | |--------|-----------------------------------------------------|-----|-------|-----|------|-----|--------|------|-----|-----|-----|------| | | PARAMETER | MIN | TYP | t p | XAN | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | ta(ad) | Access time from address | | | | 1000 | | | 650 | | | 450 | ns | | ta(CE) | Access time from chip enable | | | | 200 | | | 190 | | | 180 | ns | | ta(OE) | Access time from output enable | | | | 200 | | | 190 | | | 180 | ns | | tPXZ | Output disable time from chip enable | 0 | 6 | 0 | 200 | 0 | 60 | 200 | 0 | 60 | 200 | ns | | tPXZ | Output disable time from output enable (see Note 4) | 0 | 6 | ) | 200 | 0 | 60 | 200 | 0 | 60 | 200 | ns | NOTE 4: This parameter defines the delay for the I/O bus to enter the input mode. #### read cycle timing <sup>&</sup>lt;sup>†</sup>All typical values are at T<sub>A</sub> = 25°C. ## MOS LSI ## TMS 4039 JL, NL: TMS 4039-1 JL, NL: TMS 4039-2 JL, NL 256-WORD BY 4-BIT STATIC RANDOM-ACCESS MEMORIES АЗ A2 2 0 Δ1 3 ΑO 4 Α5 5 A6 6 Α7 7 0 GND 8 DII 9 DO1 10 DI2 11 BULLETIN NO. DL-S 7512271, MAY 1975 0 22 Vcc 0 21 20 R/W 0 19 0 18 o 17 0 16 DO4 0 0 15 D14 13 DI3 12 DO2 0 14 003 CE 1 ŌĒ CF 2 22-PIN CERAMIC AND PLASTIC **DUAL-IN-LINE PACKAGES** (TOP VIEW) 0 0 0 0 0 0 0 0 1 - 256 x 4 Organization - Static Operation (No Clocks, No Refresh) - 3 Performance Ranges: | | ACCESS | READ OR WRITE | |------------|---------|---------------| | | TIME | CYCLE | | | (MAX) | (MIN) | | TMS 4039 | 1000 ns | 1000 ns | | TMS 4039-1 | 650 ns | 650 ns | | TMS 4039-2 | 450 ns | 450 ns | Input Interface **Fully Decoded** TTL-Compatible Static Charge Protection Output Interface Two Chip-Enable Inputs for OR-Tie Capability Fan-out to 1 Series 74 TTL Load 3-State Outputs and Output Enable Control for Common I/O Data Bus Systems - Power Dissipation . . . 175 mW Typical - Organized for Microprocessor-Based Systems - Interchangeable with Intel 2101, 2101-2, and 2101-1, Respectively ## description This series of static random-access memories is organized as 256 words of 4 bits. Static design results in reduced overhead costs by elimination of refresh-clocking circuitry and by simplification of timing requirements. All inputs and outputs are fully compatible with Series 74 TTL, including the single 5-volt power supply. The TMS 4039 series is manufactured using TI's reliable N-channel enhancement-type silicon-gate technology to optimize the cost/performance relationship. Readout is nondestructive and output data is not inverted from data in. The TMS 4039 series is offered in 22-pin dual-in-line ceramic (JL suffix) and plastic (NL suffix) packages designed for insertion in mounting-hole rows on 400-mil centers. The series is characterized for operation from 0°C to 70°C. ## operation #### addresses (A0-A7) The eight address inputs select one of 256 4-bit words. The address inputs can be driven directly from standard Series 54/74 TTL with no external pull-up resistors. ## chip enable (CE1 and CE2) To enable the device, CE1 must be low and CE2 must be high. The two chip-enable terminals can be driven from a common source with an inverter or either terminal can be hard wired to its enabled level. When the memory is disabled, data cannot be entered and the outputs are in the high-impedance state. ## operation (continued) #### read/write (R/W) The $R\overline{W}$ input must be high during read and low during write operations. Prior to an address change, $R\overline{W}$ must be in the read state and must remain in that state for a minimum period to eliminate the possibility of data being written into an unwanted position. The $R\overline{W}$ input is TTL-compatible and does not require external resistors. ## output enable (OE) The output enable must be low to read for when it is high the outputs are in the high-impedance state useful for OR-ties or common input/output operation. When the device is not used in the common-input/output configuration, the output enable terminal can be hard wired low. #### data in (DI1-DI4) The DI inputs accept input data during a write operation. During a write cycle, data must be set up a minimum time before $R/\overline{W}$ goes to the read state (high) to ensure that correct data will enter the addressed memory cell. Also, input data must be held valid a minimum time after the rise of $R/\overline{W}$ . #### data out (DO1-DO4) Data out is a three-state terminal controlled by $\overline{OE}$ , $\overline{CE}1$ , and $\overline{CE}2$ . To read data, $\overline{CE}1$ and $\overline{OE}$ must be low with $\overline{CE}2$ high. When $\overline{OE}$ or $\overline{CE}1$ goes high or $\overline{CE}2$ goes low, the output terminals are forced to the high-impedance state. ## functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, V <sub>CC</sub> (see Note 1) | | | | | | | | | | 0.5 to 7 \ | 1 | |----------------------------------------------|--|--|--|--|--|--|--|--|--|----------------|---| | Input voltage (any input) (see Note 1) | | | | | | | | | | 0.5 to 7 \ | / | | Continuous power dissipation | | | | | | | | | | 1 W | / | | Operating free-air temperature range . | | | | | | | | | | . 0°C to 70°C | ; | | Storage temperature range | | | | | | | | | | -65°C to 150°C | ; | NOTE 1: Voltage values are with respect to the ground terminal. ## recommended operating conditions | PARAMETER | Ti | MS 4039 | T | TMS | 4039-1 | TN | UNIT | | |---------------------------------------------|------|---------|------|------|---------|------|---------|------| | PARAMETER | MIN | NOM MA | X M | IN I | NOM MAX | MIN | NOM MAX | UNIT | | Supply voltage, VCC | 4.75 | 15 5. | 25 4 | 75 | 5 5.25 | 4.75 | 5 5.25 | V | | High-level input voltage, VIH | 2.2 | V | cc | 2.2 | Vcc | 2.2 | vcc | V | | Low-level input voltage, VIL (see Note 2) | -0.5 | 0.0 | 65 - | 0.5 | 0.65 | -0.5 | 0.65 | V | | Read cycle time, t <sub>c(rd)</sub> | 1000 | | € | 50 | | 450 | | ns | | Write cycle time, t <sub>c</sub> (wr) | 1000 | | E | 50 | | 450 | | ns | | Write pulse width, tw(wr) | 800 | | - | 50 | | 300 | | ns | | Address setup time, t <sub>su(ad)</sub> | 150 | | 1 | 50 | | 100 | | ns | | Chip-enable setup time, t <sub>su(CE)</sub> | 900 | | ₹ 5 | 50 | | 400 | | ns | | Data setup time, t <sub>su(da)</sub> | 700 | | 4 | 00 | | 280 | | ns | | Address hold time, th(ad) | 50 | | | 50 | | 50 | | ns | | Data hold time, th(da) | 100 | | 1 | 00 | | 100 | | ns | | Operating free-air temperature, TA | 0 | | 70 | 0 | 70 | 0 | 70 | °c | NOTE 2: The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST COND | ITIONS | MIN | TYP | MAX | UNIT | |-----------------|------------------------------------------------------|------------------------------------|-------------------------------------------|-----|-----|----------|------| | Voн | High-level output voltage | I <sub>OH</sub> = -150 μA, | V <sub>CC</sub> = 4.75 V | 2.2 | | | V | | VOL | Low-level output voltage | IOL = 2 mA, | V <sub>CC</sub> = 5.25 V | | | 0.45 | V | | I <sub>I</sub> | Input current | V <sub>I</sub> = 0 to 5.25 V | | | | ±10 | μА | | lоzн | Off-state output current, high-level voltage applied | CE at 2.2 V, | V <sub>O</sub> = 4 V | | | 15 | μА | | lozL | Off-state output current, low-level voltage applied | CE at 2.2 V, | V <sub>O</sub> = 0.45 V | | | -50 | μА | | <sup>1</sup> cc | Supply current from V <sub>CC</sub> | V <sub>CC</sub> = 5.25 V, | $T_A = 25^{\circ}C$<br>$T_A = 0^{\circ}C$ | | | 60<br>70 | mA | | Ci | Input capacitance | V <sub>1</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25°C, | | 4 | 8 | pF | | Со | Output capacitance | V <sub>O</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25°C, | | 8 | 12 | pF | <sup>&</sup>lt;sup>†</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ## switching characteristics over recommended supply voltage range, $T_A$ = 0°C to 70°C, 1 Series 74 TTL load, $C_L$ = 100 pF | PARAMETER | TMS 4039 | TMS 4039 1 | TMS 4039-2 | UNIT | |----------------------------------------------------------|----------|------------|------------|------| | PARAMETER | MIN MAX | MIN MAX | MIN MAX | UNII | | ta(ad) Access time from address | 1000 | 650 | 450 | ns | | ta(CE) Access time from chip enable CE1 or CE2 | 800 | 400 | 350 | ns | | ta(OE) Access time from output enable | 700 | 350 | 300 | ns | | tDV(ad) Previous output data valid after address change | 40 | 40 | 40 | ns | | tpXZ Output disable time from output enable (see Note 3) | 0 200 | 0 150 | 0 150 | ns | NOTE 3: With the outputs OR-tied to the inputs, this parameter defines the delay for the I/O bus to enter the input mode <sup>\*</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum rated conditions' exended periods may affect device reliability. #### write cycle timing NOTE: For measuring timing requirements and characteristics, $V_{\parallel H} = 2.2 \text{ V}$ , $V_{\parallel L} = 0.65 \text{ V}$ , $t_r = t_f = 20 \text{ ns and all timing points are 50% points}$ . ## MOS LSI ## TMS 4042 JL, NL; TMS 4042-1 JL, NL; TMS 4042-2 JL, NL 256-WORD BY 4-BIT STATIC RANDOM-ACCESS MEMORIES BULLETIN NO. DL-S 7512269, MAY 1975 - 256 x 4 Organization - Common I/O - 18-Pin Package - Static Operation (No Clocks, No Refresh) - 3 Performance Ranges: | | ACCESS | READ OR WRITE | |------------|---------|---------------| | | TIME | CYCLE | | | (MAX) | (MIN) | | TMS 4042 | 1000 ns | 1000 ns | | TMS 4042-1 | 650 ns | 650 ns | | TMS 4042-2 | 450 ns | 450 ns | Input Interface **Fully Decoded** TTL-Compatible Static Charge Protection Output Interface Two Chip-Enable Inputs for OR-Tie Capability Fan-out to 1 Series 74 TTL Load 3-State Outputs and Output Enable Control for Common I/O Data Bus Systems - Power Dissipation . . . 175 mW Typical - Organized for Microprocessor-Based Systems - Interchangeable with Intel 2111, 2111-2, and 2111-1, Respectively ## description This series of static random-access memories is organized as 256 words of 4 bits. Static design results in reduced overhead costs by elimination of refresh-clocking circuitry and by simplification of timing requirements. The use of common input/output terminals, controlled by the chip enable and output enable terminals, allows the use of an 18-pin package and saves board space in comparison to the TMS 4039. The common input/outputs are fully compatible with Series 74 TTL. The device requires a single 5-volt power supply. The TMS 4042 series is manufactured using TI's reliable N-channel enhancement-type silicon-gate technology to optimize the cost/performance relationship. Readout is nondestructive and output data is not inverted from data in. The TMS 4042 series is offered in 18-pin dual-in-line ceramic (JL suffix) and plastic (NL suffix) packages designed for insertion in mounting-hole rows on 300-mil centers. The series is characterized for operation from 0°C to 70°C. #### operation #### addresses (A0-A7) The eight address inputs select one of 256 4-bit words. The address inputs can be driven directly from standard Series 54/74 TTL with no external pull-up resistors. ## chip enable 1 and chip enable 2 (CE1 and CE2) To enable the device, $\overline{CE}1$ and $\overline{CE}2$ must be low. The two chip-enable terminals can be driven from a common source or either terminal can be hard wired low. When the memory is disabled, data cannot be entered and the outputs are in the high-impedance state. 18-PIN CERAMIC AND PLASTIC DUAL IN LINE PACKAGES A6 6 0 0 13 1/03 A7 7 0 0 12 1/02 GND 8 0 0 11 1/01 OE 9 0 0 10 0 10 0 0 # TMS 4042 JL, NL; TMS 4042-1 JL, NL; TMS 4042-2 JL, NL 256-WORD BY 4-BIT STATIC RANDOM-ACCESS MEMORIES ## operation (continued) ## read/write (R/W) The R $\overline{\mathcal{M}}$ input must be high during read and low during write operations. Prior to an address change, R $\overline{\mathcal{M}}$ must be in the read state and must remain in that state for a minimum period to eliminate the possibility of data being written into an unwanted position. The R $\overline{\mathcal{M}}$ input is TTL-compatible and does not require external resistors. ## output enable (OE) The output enable must be low to read for when it is high the outputs are in the high-impedance state. ## input/output (I/O1-I/O4) The common input/output terminals are used for both read and write operations. During a write cycle, data must be set up a minimum time before $R/\overline{W}$ goes to the read state (high) to ensure that correct data will enter the addressed memory cell. Also, input data must be held valid a minimum time after the rise of $R/\overline{W}$ . The output buffers are three-state and are controlled by $\overline{OE}$ , $\overline{CE}1$ , and $\overline{CE}2$ . The input buffers are controlled by $\overline{RW}$ , $\overline{CE}1$ , and $\overline{CE}2$ . To read data, $\overline{CE}1$ , $\overline{CE}2$ , and $\overline{OE}$ must be low. If any one of these three inputs goes to the high-level, the output terminals are forced to the high-impedance state. The common I/O terminals can be driven directly by Series 74 TTL and the buffers can drive Series 74 TTL circuits without external resistors. ## functional block diagram # TMS 4042 JL, NL; TMS 4042-1 JL, NL; TMS 4042-2 JL, NL 256-WORD BY 4-BIT STATIC RANDOM-ACCESS MEMORIES ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, V <sub>CC</sub> (see Note 1) | | | | | | | | | | | | -0.5 to 7 V | |----------------------------------------------|---|--|--|--|---|---|--|--|--|--|--|-------------------| | Input voltage (any input) (see Note 1) | | | | | , | | | | | | | -0.5 to 7 V | | Continuous power dissipation | , | | | | | • | | | | | | 1 W | | Operating free-air temperature range | | | | | | | | | | | | 0°C to 70°C | | Storage temperature range | | | | | | | | | | | | <br>65°C to 150°C | NOTE 1: Voltage values are with respect to the ground terminal. ## recommended operating conditions | PARAMETER | Тт | MS 404 | 12 | TN | 1S 404 | 2-1 | TN | LINIT | | | |-------------------------------------------|------|--------|------|------|--------|------|------|-------|------|------| | PARAMETER | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | High-level input voltage, VIH | 2.2 | | Vcc | 2.2 | | Vcc | 2.2 | | vcc | V | | Low-level input voltage, VIL (see Note 2) | 0.5 | | 0.65 | -0.5 | | 0.65 | -0.5 | | 0.65 | V | | Read cycle time, t <sub>c(rd)</sub> | 1000 | | | 650 | | | 450 | | | ns | | Write cycle time, t <sub>C</sub> (wr) | 1000 | | | 650 | | | 450 | | | ns | | Write pulse width, tw(wr) | 800 | | | 450 | | | 300 | | | ns | | Address setup time, t <sub>su(ad)</sub> | 150 | | | 150 | | | 100 | | | ns | | Chip enable setup time, tsu(CE) | 900 | | | 550 | | | 400 | | | ns | | Data setup time, t <sub>su(da)</sub> | 700 | | | 400 | | | 280 | | | ns | | Address hold time, th(ad) | 50 | | | 50 | | | 50 | | | ns | | Data hold time, th(da) | 100 | | | 100 | | | 100 | | | ns | | Operating free-air temperature, TA | 0 | | 70 | 0 | | 70 | 0 | | 70 | °c | NOTE 2: The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | |------|------------------------------------------------------|----------------------------------------------------|-----------------------------------------------|-----|-----|------------------|------| | VOH | High-level output voltage | I <sub>OH</sub> = -150 μA, | V <sub>CC</sub> = 4.75 V | 2.2 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA, | V <sub>CC</sub> = 5.25 V | | | 0.45 | V | | 11 | Input current | V <sub>1</sub> = 0 to 5.25 V | | | | ±10 | μА | | lоzн | Off-state output current, high-level voltage applied | CE at 2.2 V, | V <sub>O</sub> = 4 V | | | 15 | μА | | IOZL | Off-state output current, low-level voltage applied | CE at 2.2 V, | V <sub>O</sub> = 0.45 V | | | -50 | μА | | ¹cc | Supply current from V <sub>CC</sub> | V <sub>CC</sub> = 5.25 V,<br>I <sub>O</sub> = 0 mA | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 0°C | | | <b>6</b> 0<br>70 | mA | | Ci | Input capacitance | V <sub>I</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25°C, | | 4 | 8 | pF | | Co | Output capacitance | V <sub>O</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25°C, | | 10 | 15 | pF | $<sup>^{\</sup>dagger}$ All typical values are at VCC = 5 V, T $_{\Delta}$ = 25 $^{\circ}$ C. <sup>&</sup>quot;Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. # TMS 4042 JL, NL; TMS 4042-1 JL, NL; TMS 4042-2 JL, NL 256-WORD BY 4-BIT STATIC RANDOM-ACCESS MEMORIES switching characteristics over recommended supply voltage range, $T_A = 0^{\circ} C$ to $70^{\circ} C$ , 1 Series 74 TTL load, $C_L = 100 \text{ pF}$ | | 0.0.445750 | TMS 4042 | 2 | TMS 4 | 042-1 | TMS 4 | 1042-2 | UNIT | |---------------------|-----------------------------------------------------|----------|----|-------|-------|-------|--------|------| | | PARAMETER | MIN MA | X | MIN | MAX | MIN | MAX | UNIT | | ta(ad) | Access time from address | 100 | 00 | | 650 | | 450 | ns | | ta(CE) | Access time from chip enable CE1 or CE2 | 80 | 00 | | 400 | | 350 | ns | | ta(ŌE) | Access time from output enable | 70 | 00 | | 350 | | 300 | ns | | <sup>t</sup> DV(ad) | Previous output data valid after address change | 40 | | 40 | | 40 | | ns | | tPXZ | Output disable time from output enable (see Note 3) | 0 20 | 00 | 0 | 150 | 0 | 150 | ns | NOTE 3: This parameter defines the delay for the I/O bus to enter the input mode. ## read cycle timing ## write cycle timing NOTE: For measuring timing requirements and characteristics, $V_{1H} \times 2.2 \text{ V}$ , $V_{1L} = 0.65 \text{ V}$ , $t_f = t_f = 20 \text{ ns and all timing points are 50% points}$ . BULLETIN NO. DL-S 7512270, MAY 1975 0 0 12 1/04 16 VCC 14 R/W 13 CE 11 1/03 10 1/02 1/01 16-PIN CERAMIC AND PLASTIC DUAL-IN-LINE PACKAGES (TOP VIEW) A2 2 A1 3 Δ0 4 5 0 - 256 x 4 Organization - Common I/O - 16-Pin Package - Static Operation (No Clocks, No Refresh) - 3 Performance Ranges: | | ACCESS | READ OR WRITE | |------------|---------|---------------| | | TIME | CYCLE | | | (MAX) | (MIN) | | TMS 4043 | 1000 ns | 1000 ns | | TMS 4043-1 | 650 ns | 650 ns | | TMS 4043-2 | 450 ns | 450 ns | Input Interface **Fully Decoded** TTL-Compatible Static Charge Protection Output Interface Chip-Enable Input and 3-State Outputs for OR-Tie Capability in Common I/O Data Bus Systems Fan-out to 1 Series 74 TTL Load - Power Dissipation . . . 175 mW Typical - Organized for Microprocessor-Based Systems - TMS 4043 and TMS 4043-1 Are Interchangeable with Intel 2112 and 2112-2, Respectively ## description This series of static random-access memories is organized as 256 words of 4 bits. Static design results in reduced overhead costs by elimination of refresh-clocking circuitry and by simplification of timing requirements. The use of common input/output terminals, controlled by the chip enable and read/write terminals, allows the use of a 16-pin package and saves board space in comparison to the TMS 4039 or TMS 4042. The common input/outputs are fully compatible with Series 74 TTL. The device requires a single 5-volt power supply. The TMS 4043 series is manufactured using TI's reliable N-channel enhancement-type silicon-gate technology to optimize the cost/performance relationship. Readout is nondestructive and output data is not inverted from data in. The TMS 4043 series is offered in 16-pin dual-in-line ceramic (JL suffix) and plastic (NL suffix) packages designed for insertion in mounting-hole rows on 300-mil centers. The series is characterized for operation from 0°C to 70°C. ## operation ## addresses (A0-A7) The eight address inputs select one of 256 4-bit words. The address inputs can be driven directly from standard Series 54/74 TTL with no external pull-up resistors. #### chip enable (CE) To enable the device, $\overline{CE}$ must be low. When the memory is disabled, data cannot be entered and the outputs are in the high-impedance state. ## operation (continued) #### read/write (R/W) The $R/\overline{W}$ input must be high during read and low during write operations. Prior to an address change, $R/\overline{W}$ must be in the read state and must remain in that state for a minimum period to eliminate the possibility of data being written into an unwanted position. The $R/\overline{W}$ input is TTL-compatible and does not require external resistors. #### input/output (I/O1-I/O4) The common input/output terminals are used for both read and write operations. During a write cycle, data must be set up a minimum time before $R/\overline{W}$ goes to the read state (high) to ensure that correct data will enter the addressed memory cell. Also, input data must be held valid a minimum time after the rise of $R/\overline{W}$ . The output buffers are three-state and they are controlled by $\overline{\text{CE}}$ and $R/\overline{\text{W}}$ . If $\overline{\text{CE}}$ goes high or $R/\overline{\text{W}}$ goes low, the output terminals are forced to the high-impedance state. The input buffers are also controlled by $\overline{\text{CE}}$ and $R/\overline{\text{W}}$ . To read data, $\overline{\text{CE}}$ must be low and $R/\overline{\text{W}}$ high. The common I/O terminals can be driven directly by Series 74 TTL and the buffers can drive Series 74 TTL circuits without external resistors. ## functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply volta | ge, V <sub>CC</sub> (see No | te 1) | | | | | | | | | | | | −0.5 to 7 V | |----------------|-----------------------------|-----------|--|--|--|--|--|--|--|--|--|--|----|---------------| | Input voltage | (any input) (se | e Note 1) | | | | | | | | | | | | −0.5 to 7 V | | Continuous | ower dissipation | n | | | | | | | | | | | | 1 W | | Operating from | e-air temperatu | re range | | | | | | | | | | | | 0°C to 70°C | | Storage temp | perature range | | | | | | | | | | | | -6 | 35°C to 150°C | NOTE 1: Voltage values are with respect to the ground terminal. ## recommended operating conditions | PARAMETER | Т | MS 404 | 13 | TN | IS 404 | 3.1 | TN | UNIT | | | |----------------------------------------------|------|--------|------|------|--------|------|------|------|------|------| | PARAMETER | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Supply voltage, VCC | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | High-level input voltage, VIH | 2.2 | | Vcc | 2.2 | | Vcc | 2.2 | | Vcc | V | | Low-level input voltage, VIL (see Note 2) | -0.5 | | 0.65 | -0.5 | | 0.65 | -0.5 | | 0.65 | V | | Read cycle time, t <sub>C</sub> (rd) | 1000 | | | 650 | | | 450 | | | ns | | Write cycle time, t <sub>C</sub> (wr) | 1000 | | | 650 | | | 450 | | | ns | | Address setup time, t <sub>su(ad)</sub> | 150 | | | 100 | | | 50 | | | ns | | Chip-enable setup time, t <sub>su</sub> (CE) | 0 | | | 0 | | | 0 | | | ns | | Data setup time, t <sub>su(da)</sub> | 600 | | | 300 | | | 150 | | | ns | | Address hold time, th(ad) | 50 | | | 50 | | | 50 | | | ns | | Chip-enable hold time, th(CE) | 0 | | | 0 | | | 0 | | | ns | | Data hold time, th(da) | 100 | | | 50 | | | 50 | | | ns | | Operating free-air temperature, TA | 0 | | 70 | 0 | | 70 | 0 | | 70 | C | NOTE 2: The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CON | IDITIONS | MIN | TYP | MAX | UNIT | |------------------|------------------------------------------------------|----------------------------------------------------|-----------------------------------------------|-----|-----|----------|------| | Vон | High-level output voltage | $I_{OH} = -150 \mu\text{A}$ | V <sub>CC</sub> = 4.75 V | 2.2 | | | V | | VOL | Low-level output voltage | IOL = 2 mA, | V <sub>CC</sub> = 5.25 V | | | 0.45 | V | | I <sub>1</sub> | Input current | V <sub>1</sub> = 0 to 5.25 V | | | | ± 10 | μА | | <sup>1</sup> ozh | Off-state output current, high-level voltage applied | CE at 2.2 V, | V <sub>O</sub> = 4 V | | | 15 | μА | | <sup>1</sup> OZL | Off-state output current, low-level voltage applied | CE at 2.2 V, | V <sub>O</sub> = 0.45 V | | | -50 | μА | | ¹cc | Supply current from V <sub>CC</sub> | V <sub>CC</sub> = 5.25 V,<br>I <sub>O</sub> = 0 mA | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 0°C | | | 60<br>70 | mA | | Ci | Input capacitance | V <sub>I</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25°C, | | 4 | 8 | pF | | Со | Output capacitance | V <sub>O</sub> = 0 V,<br>f = 1 MHz | T <sub>A</sub> = 25°C, | | 10 | 15 | pF | <sup>&</sup>lt;sup>†</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability. read cycle timing INPUT/OUTPUT, I/O1-I/O4 # TMS 4043 JL, NL; TMS 4043-1 JL, NL; TMS 4043-2 JL, NL 256-WORD BY 4-BIT STATIC RANDOM-ACCESS MEMORIES switching characteristics over recommended supply voltage range, $T_A = 0^{\circ} C$ to $70^{\circ} C$ , 1 Series 74 TTL load, $C_1 = 100 \ pF$ | | DADAMETER | TMS | 4043 | TMS | 4043-1 | TMS | UNIT | | |--------|---------------------------------------------------|-----|------|-----|--------|-----|------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(ad) | Access time from address | | 1000 | | 650 | | 450 | ns | | ta(ĈĒ) | Access time from chip enable | | 800 | | 500 | | 350 | ns | | †DV(ad | Previous output data valid after address change | 40 | | 40 | | 40 | | ns | | tPXZ | Output disable time from chip enable (see Note 3) | 0 | 200 | 0 | 150 | 0 | 150 | ns | | tPXZ | Output disable time from read/write (see Note 3) | | 200 | | 200 | | 200 | ns | NOTE 3: This parameter defines the delay for the I/O bus to enter the input mode, # ADDRESS, A0-A7 ADDRESS VALID Ta(CE) NOTE: For measuring timing requirements and characteristics, $V_{\parallel H}$ = 2.2 V, $V_{\parallel L}$ = 0.65 V, $t_r$ = $t_f$ = 20 ns and all timing points are 50% points. DATA VALID BULLETIN NO. DL-S 7512242, FEBRUARY 1975-REVISED MAY 1975 - 4096 x 1 Organization - 18-Pin 300-Mil Package Configuration - Multiplexed Data Input/Output - 3 Performance Ranges: | O i ci i ci i i i i i i i | e manges. | | READ, | |---------------------------|-----------|-------------|--------| | | | READ OR | MODIFY | | | ACCESS | WRITE | WRITE | | | TIME | CYCLE | CYCLE | | | (MAX) | (MIN) | (MIN) | | TMS 4050 | 300 ns | 470 ns | 730 ns | | TMS 4050-1 | 250 ns | 430 ns | 660 ns | | TMS 4050-2 | 200 ns | 400 ns | 600 ns | | Full TTL Co. | | am All Imm. | 4- | - Full TTL Compatibility on All Inputs (No Pull-up Resistors Needed) - Registers for Addresses Provided on Chip - Open-Drain Output Buffer - Single Low-Capacitance Clock - Low-Power Dissipation - 420 mW Operating (Typical) - 0.1 mW Standby (Typical) - N-Channel Silicon-Gate Technology ## 18-PIN CERAMIC AND PLASTIC DUAL-IN-LINE PACKAGES (TOP VIEW) ## description The TMS 4050 series is composed of high-speed dynamic 4096-bit MOS random-access memories, organized as 4096 one-bit words. N-channel silicon-gate technology is employed to optimize the speed/power/density trade-off. Three performance options are offered: 300 ns access for the TMS 4050, 250 ns access for the TMS 4050-1, and 200 ns for TMS 4050-2. These options allow the system designer to more closely match the memory performance to the capability of the arithmetic processor. All inputs except the chip enable are fully TTL-compatible and require no pull-up resistors. The input buffers allow a minimum 200 mV noise margin when driven by a series 74 TTL device. The TTL-compatible open-drain buffer is guaranteed to drive 1 series 74 TTL gate. The low capacitance of the address and control inputs precludes the need for specialized drivers. The TMS 4050 series uses only one clock (chip enable) to simplify system design. The low-capacitance chip-enable input requires a positive voltage swing (12 volts), which can be driven by a variety of widely available drivers. The data input and output are multiplexed to facilitate compatibility with a common bus system. A 12 line address is available, which minimizes external control logic and optimizes system performance. The typical power dissipation of these RAM's is 420 mW active and 0.1 mW standby. To retain data only 6 mW average power is required, which includes the power consumed to refresh the contents of the memory. The TMS 4050 series is offered in both 18-pin ceramic (JL suffix) and plastic (NL suffix) dual-in-line packages. The series is guaranteed for operation from 0°C to 70°C. Packages are designed for insertion in mounting hole rows on 300-mil centers. ## operation #### chip enable (CE) A single external clock input is required. All read, write, and read, modify write operations take place when the chip enable input is high. When the chip enable is low, the memory is in the low-power standby mode and is not selected. No read/write operations can take place during the standby mode because the chip is deselected and is automatically precharging. ## operation (continued) ## mode select (R/W) The read or write mode is selected through the read/write $(R/\overline{W})$ input. A logic high on the $R/\overline{W}$ input selects the read mode and a logic low selects the write mode. The read/write terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected and the data output is disabled when the write mode is selected. #### address (A0-A11) All addresses must be stable on or before the rising edge of the chip-enable pulse. All address inputs can be driven from standard TTL circuits without pull-up resistors. Address registers are provided on chip to reduce overhead and simplify system design. #### data input/output (I/O) Data input and output are multiplexed on a common input/output terminal, which is controlled by the R/W input. Data is written during a write or read, modify write cycle while the chip enable is high. The I/O terminal requires connection to an external pull-up resistor since the output buffer has an open-drain configuration. The open-drain output buffer provides direct TTL sink compatibility with a fan-out of one Series 74 TTL gate. A low logic level results from conduction in the open-drain output buffer while a high level occurs with the buffer in its high-impedance state. Data written into the memory is read out in its true form. #### refresh Refresh of the cell matrix is accomplished by performing a memory cycle at each of the 64 row addresses (A0 through A5) every 2 milliseconds or less. Addressing any row refreshes all 64 bits in that row. The column addresses (A6 through A11) can be indeterminate during refresh. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VDD (see Note 1) | | | | | | | | | | 0.3 to 20 V | |-------------------------------------------------|--|--|--|--|--|--|--|--|--|----------------| | Supply voltage, VSS (see Note 1) | | | | | | | | | | 0.3 to 20 V | | All input voltages (see Note 1) | | | | | | | | | | . −0.3 to 20 V | | Chip-enable voltage (see Note 1) | | | | | | | | | | . −0.3 to 20 V | | Output voltage (operating, with respect to VSS) | | | | | | | | | | | | Operating free-air temperature range | | | | | | | | | | | | Storage temperature range | | | | | | | | | | –55°C to 150°C | NOTE: 1. Under absolute maximum ratings, voltage values are with respect to the most-negative supply voltage, VgB (substrate), unless otherwise noted. Throughout the remainder of this data sheet, voltage values are with respect to VgS. ## functional block diagram ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |---------------------------------------------------------------------------|----------------------|-----|--------------------|------| | Supply voltage, V <sub>DD</sub> | 11.4 | 12 | 12.6 | V | | Supply voltage, V <sub>SS</sub> | | 0 | | V | | Supply voltage, VBB | -4.5 | -5 | -5.5 | V | | High-level input voltage, VIH (all inputs except chip enable) | 2.2 | | 5.5 | V | | High-level chip enable input voltage, VIH(CE) | V <sub>DD</sub> −0.6 | | V <sub>DD</sub> +1 | V | | Low-level input voltage, VIL (all inputs except chip enable) (see Note 2) | -0.6 | | 0.6 | V | | Low-level chip enable input voltage, VIL(CE) (see Note 2) | -1 | | 0.6 | V | | Refresh time, trefresh | | | 2 | ms | | Operating, free-air temperature, TA | 0 | | 70 | °c | NOTE 2: The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions, $T_A = 0^{\circ}C$ to $70^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST COM | IDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------------------------|-------------------------------------------------------------|---------------------------|-----|-----------------------------------------|-----|------| | Vон | High-level output voltage | t <sub>a</sub> = guaranteed maxi | | 2.4 | | | V | | VOL | Low-level output voltage | R <sub>L</sub> = 2.2 kΩ to 5.5 \<br>Load = 1 Series 74 T | | VSS | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 0.4 | V | | lor | Low-level output current | t <sub>a</sub> = guaranteed maxi<br>C <sub>L</sub> = 50 pF, | | 5 | | | mA | | ij | Input current (all inputs including I/O except chip enable) | V <sub>1</sub> = -0.6 to 5.5 V | | | | 10 | μА | | I(CE) | Chip enable input current | V <sub>1</sub> = -1 to 13.2 V | | | | 10 | μА | | <sup>I</sup> DD | Supply current from V <sub>DD</sub> | V <sub>IH(CE)</sub> = 13.2 V | TMS4050<br>TMS4050-1 | | 35 | 60 | mA | | | | | TMS4050-2 | 1 | 35 | 70 | 1 | | <sup>I</sup> DD | Supply current from V <sub>DD</sub> , standby | V <sub>IL(CE)</sub> = 0.6 V | | | 10 | 200 | μА | | | Augusta supply supply from Va | | TMS 4050 | | 32 | | | | DD(av) | Average supply current from VDD | | TMS 4050-1 | | 35 | | mA | | | during read or write cycle | Minimum cycle | TMS 4050-2 | | 38 | | 1 | | | A | timing | TMS 4050 | | 32 | | | | IDD(av) | Average supply current from VDD | | TMS 4050-1 | | 35 | | mA | | | during read, modify write cycle | | TMS 4050-2 | 1 | 38 | | | | I <sub>ВВ</sub> | Supply current from V <sub>BB</sub> | V <sub>BB</sub> = -5.5 V,<br>V <sub>SS</sub> = 0 V | V <sub>DD</sub> = †2.6 V, | | 5 | 100 | μА | <sup>&</sup>lt;sup>†</sup>All typical values are at $T_A = 25^{\circ}$ C. ## capacitance at V<sub>DD</sub> = 12 V, V<sub>SS</sub> = 0 V, V<sub>BB</sub> = -5 V, V<sub>I(CE)</sub> = 0 V, V<sub>I</sub> = 0 V, f = 1 MHz, T<sub>A</sub> = 0°C to 70°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------|---------------------------|-----|-----|-----|------| | C <sub>i(ad)</sub> | Input capacitance address inputs | | | 5 | 7 | pF | | | | V <sub>I(CE)</sub> = 12 V | | 24 | 28 | | | C <sub>i</sub> (CE) | Input capacitance clock input | V <sub>I(CE)</sub> = 0 V | | 29 | 33 | pF | | Ci(R/W) | Input capacitance read/write input | | | 5 | 7 | pF | | C(1/O) | I/O terminal capacitance | | | 7 | 9 | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at T<sub>A</sub> = 25°C. ## read cycle timing requirements over recommended supply voltage range, $T_A$ = 0°C to 70°C | | PARAMETER | TMS 4050 | TMS 4050-1 | TMS 4050-2 | UNIT | |---------------------|-------------------------------|----------|------------|------------|-------| | | PARAMETER | MIN MAX | MIN MAX | MIN MAX | וואטן | | tc(rd) | Read cycle time | 470 | 430 | 400 | ns | | w(CEH) | Pulse width, chip enable high | 300 4000 | 260 4000 | 230 4000 | ns | | tw(CEL) | Pulse width, chip enable low | 130 | 130 | 130 | ns | | tr(CE) | Chip-enable rise time | 40 | 40 | 40 | ns | | tf(CE) | Chip-enable fall time | 40 | 40 | 40 | ns | | t <sub>su(ad)</sub> | Address setup time | 01 | 01 | 01 | ns | | t <sub>su(rd)</sub> | Read setup time | 01 | 01 | 0† | ns | | th(ad) | Address hold time | 150↑ | 150↑ | 150↑ | ns | | th(rd) | Read hold time | 40↓ | 40↓ | 40↓ | ns | <sup>↑↓</sup> The arrow indicates the edge of the chip-enable pulse used for reference: ↑ for the rising edge, ↓ for the falling edge. ## read cycle switching characteristics over recommended supply voltage range, $T_{\Delta}$ = 0°C to 70°C | | PARAMETER | TMS 4050 | TMS 4050-1 | TMS 4050-2 | UNIT | |--------|-------------------------------------------------------|----------|------------|------------|------| | | PARAMETER | MIN MAX | MIN MAX | MIN MAX | UNIT | | ta(CE) | Access time from chip enable * | 280 | 230 | 180 | ns | | ta(ad) | Access time from addresses † | 300 | 250 | 200 | ns | | | Propagation delay time, low-to-high level output from | 40 | 40 | 40 | | | tPLH . | chip enable* | 40 | 40 | 40 | ns | <sup>\*</sup>Test conditions: $C_L$ = 50 pF, $R_L$ = 2.2 k $\Omega$ to 5.5 V, Load = 1 Series 74 TTL gate. ## write cycle timing requirements over recommended supply voltage range, $T_{\Delta} = 0^{\circ}$ C to $70^{\circ}$ C | | PARAMETER | TMS 4050 | TMS 4050-1 | TMS 4050-2 | | |----------------------|---------------------------------------------------|----------|------------|------------|------| | | PAHAMETER | MIN MAX | MIN MAX | MIN MAX | UNIT | | t <sub>c(wr)</sub> | Write cycle time | 470 | 430 | 400 | ns | | tw(CEH) | Pulse width, chip enable high | 300 4000 | 260 4000 | 230 4000 | ns | | tw(CEL) | Pulse width, chip enable low | 130 | 130 | 130 | ns | | tw(wr) | Write pulse width | 200 | 190 | 180 | ns | | tr(CE) | Chip-enable rise time | 40 | 40 | 40 | ns | | tf(CE) | Chip-enable fall time | 40 | 40 | 40 | ns | | t <sub>su</sub> (ad) | Address setup time | 01 | O† | of | ns | | tsu(da-wr) | Data-to-write setup time * | 0 | 0 | 0 | ns | | tsu(wr) | Write-pulse setup time | 240↓ | 220↓ | 210↓ | ns | | td(CEH-wr) | Chip-enable-high-to-write delay time <sup>†</sup> | 40↑ | 40↑ | 40↑ | ns | | th(ad) | Address hold time | 150↑ | 150↑ | 150↑ | ns | | <sup>t</sup> h(da) | Data hold time | 40↓ | 40↓ | 40↓ | ns | $<sup>\</sup>uparrow\downarrow$ The arrow indicates the edge of the chip-enable pulse used for reference: $\uparrow$ for the rising edge, $\downarrow$ for the falling edge. <sup>&</sup>lt;sup>†</sup>Test conditions: $C_L = 50$ pF, $R_L = 2.2$ k $\Omega$ to 5.5 V, Load = 1 Series 74 TTL gate, $t_{r(CE)} = 20$ ns. $<sup>^{\</sup>bullet}$ If $R/\overline{W}$ is low before CE goes high, then I/O (data in) must be valid when CE goes high, <sup>&</sup>lt;sup>1</sup>The write pulse must go low at least $t_{SU(W)}$ minimum before CE goes low. If $R/\overline{W}$ remains high more than $t_{d(CEH.Wr)}$ maximum (40 ns) after CE goes high, the data-in driver must be disabled until $R/\overline{W}$ goes low since additional power to overcome the outbut buffer may be required when writing in a high with some of the faster devices (see comments on Region 1 under read, modify write timing diagram). ## read or refresh cycle timing NOTE: For the chip enable input, high and low timing points are 3.0 V (high) and 1.0 V (low). Other input timing points are 0.6 V (low) and 2.2 V (high). Output timing points are 0.4 V (flow) and 2.4 V (high). For minimum cycle, t<sub>1</sub>(Eg) and t<sub>1</sub>(Eg) are equal to 20 ns. ## write cycle timing NOTE: For the chip-enable input, high and low timing points are 3.0 V (high) and 1.0 V (low). Other timing points are 0.6 V (low) and 2.2 V (high). Output timing points are 0.4 V (low) and 2.4 V (high). \*The write oulse must go low at least $t_{su(wr)}$ minimum before $\overline{\mathbb{CE}}$ goes high. If $R/\overline{\mathbb{N}}$ remains high more than $t_{d}(\overline{\mathbb{CEL}}_{Wr})$ maximum (60 ns) after $\overline{\mathbb{CE}}$ goes low, the data-in driver must be disabled until $R/\overline{\mathbb{N}}$ goes low since additional power to overcome the output buffer may be required when writing in a high with some of the faster devices. During $t_{d}(\underline{\mathbb{CEH}}_{Wr})$ - $R/\overline{\mathbb{N}}$ is permitted to change from high to low only. ## read, modify write cycle timing requirements over recommended supply voltage range, $T_{\Delta} = 0^{\circ}$ C to $70^{\circ}$ C | | DADAMETER | MIN MAX 730 560 4000 130 200 40 40 20 01 2404 | TMS 4050-1 | TMS 4050-2 | | |-----------------------|--------------------------------------------|-----------------------------------------------|------------|------------|------| | | PARAMETER | MIN MAX | MIN MAX | MIN MAX | UNIT | | t <sub>c</sub> (RMW) | Read, modify write cycle time <sup>†</sup> | 730 | 660 | 600 | ns | | tw(CEH) | Pulse width, chip enable high <sup>†</sup> | 560 4000 | 490 4000 | 430 4000 | ns | | tw(CEL) | Pulse width, chip enable low | 130 | 130 | 130 | ns | | tw(wr) | Write pulse width | 200 | 190 | 180 | ns | | tr(CE) | Chip-enable rise time | 40 | 40 | 40 | ns | | tf(CE) | Chip-enable fall time | 40 | 40 | 40 | ns | | td(wr-daL) | Write to data-in-low delay time | 20 | 20 | 20 | ns | | t <sub>su(ad)</sub> | Address setup time | O† | 01 | 01 | ns | | t <sub>su</sub> (daH) | Data-in-high setup time | 240↓ | 220↓ | 210↓ | ns | | t <sub>su(rd)</sub> | Read-pulse setup time | 0† | 01 | 01 | ns | | t <sub>su(wr)</sub> | Write-pulse setup time | 240↓ | 220↓ | 210↓ | ns | | th(ad) | Address hold time | 150↑ | 150↑ | 150↑ | ns | | th(rd) | Read hold time | 300↑ | 250↑ | 200↑ | ns | | th(da) | Data hold time | 40↓ | 40↓ | 40↓ | ns | <sup>↑↓</sup> The arrow indicates the edge of the chip-enable pulse for reference: ↑ for the rising edge; ↓ for the falling edge. ## read, modify write cycle switching characteristics over recommended supply voltage range, $T_A = 0^{\circ}C$ to $70^{\circ}C$ | | PARAMETER | TMS 4050 | TMS 4050-1 | TMS 4050-2 | UNIT | |--------|-------------------------------|----------|------------|------------|------| | | PARAMETER | MIN MAX | MIN MAX | MIN MAX | UNII | | ta(CE) | Access time from chip enable* | 280 | 230 | 180 | ns | | ta(ad) | Access Time from addresses† | 300 | 250 | 200 | ns | <sup>\*</sup>Test conditions: $C_L$ = 50 pF, $R_L$ = 2.2 k $\Omega$ , Load = 1 Series 74 TTL gate. ## read, modify write cycle timing terminal is forced high or low by the data-in driver. A transition from low to high is persmissible but additional power to overcome the output buffer will be required. A transition from bush to low a securitiest earthur some REGION 2 — In region 2 a single transition is permitted. It is NOT a true "Don't Care" region. If a low is to be written it must be valid by the end of region 2 NOTE: For the chip enable input high and low timing points are 90% and 10% of V<sub>1H(CE)</sub>. Other input timing points are 0.6 V (low) and 2.2 V (high), Output timing points are 0.4 V (low) and 2.4 V (high). For minimum cycle, $t_{r(CE)}$ and $t_{f(CE)}$ are equal to 20 ns. <sup>†</sup>Test conditions: tf(rd) = 20 ns. <sup>&</sup>lt;sup>†</sup>Test conditions: $C_L = 50$ pF, $R_L = 2.2$ k $\Omega$ , Load = 1 Series 74 TTL gate. $t_{r(CE)} = 20$ ns. ## timing diagram conventions #### MEANING **TIMING DIAGRAM** INPUT OUTPUT SYMBOL FORCING FUNCTIONS RESPONSE FUNCTIONS Must be steady high or low Will be steady high or low Will be changing from high High-to-low changes to low sometime during permitted designated interval Will be changing from low Low-to-high changes to high sometime during permitted designated interval Don't care State unknown or changing Center line is high-impedance (Does not apply) off-state ## TYPICAL WAVEFORMS # TMS 4051 JL, NL; TMS 4051-1 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES BULLETIN NO. DL-S 7512256, MAY 1975 - 4096 x 1 Organization - 18-Pin 300-Mil Package Configuration - Single Low-Capacitance TTL-Compatible Clock - Multiplexed Data Input/Output - 2 Performance Ranges: - Full TTL Compatibility on All Inputs (No Pull-up Resistors Needed Except with CE) - Registers for Addresses Provided on Chip - Open-Drain Output Buffer - Low-Power Dissipation - 460 mW Operating (Typical) - 60 mW Standby (Typical) - N-Channel Silicon-Gate Technology #### 1 0 ۷вв 2 0 I/O з 🛭 AO 0 Δ1 15 5 0 Δ2 6 0 R/W 13 7 0 ĈĒ 12 0 Α3 Α4 18-PIN CERAMIC AND PLASTIC DUAL-IN-LINE PACKAGES (TOP VIEW) ## description The TMS 4051 series is composed of high-speed dynamic 4096-bit MOS random-access memories, organized as 4096 one-bit words. N-channel silicon-gate technology is employed to optimize the speed/power/density trade-off. Two performance options are offered: 300 ns access for the TMS 4051 and 250 ns access for the TMS 4051-1. These options allow the system designer to more closely match the memory performance to the capability of the arithmetic processor. The address, data input/output, and read/write inputs can be driven directly from Series 74 TTL circuits. A 200-mV noise margin is guaranteed in this configuration, which eliminates the need for specialized drivers. The chip-enable input is TTL-compatible and can interface with a Series 74 TTL circuit as long as a pull-up resistor to VCC is employed in order to provide a high-level input voltage of 3 V minimum. The data input and output are multiplexed to facilitate compatibility with a common bus system. A 12-line address is available, which minimizes external control logic and optimizes system performance. The typical power dissipation of these RAM's is 460 mW active and 60 mW standby. To retain data only 70 mW average power is required, which includes the power consumed to refresh the contents of the memory. The TMS 4051 series is offered in both 18-pin ceramic (JL suffix) and plastic (NL suffix) dual-in-line packages. The series is guaranteed for operation from $0^{\circ}$ C to $70^{\circ}$ C. Packages are designed for insertion in mounting-hole rows on 300-mil centers. ## operation ## chip enable (CE) A single external clock input is required. All read, write, and read, modify write operations take place when the chip enable input is low. When the chip enable is high, the memory is in the low-power standby mode and is not selected. No read/write operations can take place during the standby mode because the chip is deselected and is automatically precharging. The $\overline{\text{CE}}$ input can be driven by a standard TTL circuit with a pull-up resistor. ## TMS 4051 JL, NL; TMS 4051-1 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES ## operation (continued) ## mode select (R/W) The read or write mode is selected through the read/write $(R/\overline{W})$ input. A logic high on the $R/\overline{W}$ input selects the read mode and a logic low selects the write mode. The read/write terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected and the data output is disabled when the write mode is selected. #### address (A0-A11) All addresses must be stable on or before the falling edge of the chip-enable pulse. All address inputs can be driven from standard TTL circuits without pull-up resistors. Address registers are provided on chip to reduce overhead and simplify system design. #### data input/output (I/O) Data input and output are multiplexed on a common input/output terminal, which is controlled by the $R\overline{W}$ input. Data is written during a write or read, modify write cycle while the chip enable is low. The I/O terminal requires connection to an external pull-up resistor since the output buffer has an open-drain configuration. The open-drain output buffer provides direct TTL sink compatibility with a fan-out of one Series 74 TTL gate. A low logic level results from conduction in the open-drain output buffer while a high level occurs with the buffer in its high-impedance state. Data written into the memory is read out in its true form. #### refresh Refresh of the cell matrix is accomplished by performing a memory cycle at each of the 64 row addresses (A0 through A5) every 2 milliseconds or less. Addressing any row refreshes all 64 bits in that row. The column addresses (A6 through A11) can be indeterminate during refresh. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VDD (see Note 1) | | | | | | | | | | | | | | | | -0.3 to 20 V | |---------------------------------------|----|------|----|----|--|--|--|--|--|--|--|--|--|--|----|---------------| | Supply voltage, VSS (see Note 1) | | | | | | | | | | | | | | | | | | All input voltages (see Note 1) | | | | | | | | | | | | | | | | | | Chip-enable voltage (see Note 1) | | | | | | | | | | | | | | | | -0.3 to 20 V | | Output voltage (operating, with respe | ct | to ' | Vs | S) | | | | | | | | | | | | 2 to 7 V | | Operating free-air temperature range | | | | | | | | | | | | | | | | 0°C to 70°C | | Storage temperature range | | | | | | | | | | | | | | | -E | 55°C to 150°C | NOTE: 1. Under absolute maximum ratings, voltage values are with respect to the most-negative supply voltage, VBB (substrate), unless otherwise noted. Throughout the remainder of this data sheet, voltage values are with respect to VSS. ## functional block diagram # TMS 4051 JL, NL; TMS 4051-1 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES ## recommended operating conditions | PARAMETER | MIT | NOM | MAX | UNIT | |---------------------------------------------------------------------------------------|-----|------|------|------| | Supply voltage, V <sub>DD</sub> | 11 | 4 12 | 12.6 | V | | Supply voltage, V <sub>SS</sub> | | 0 | | V | | Supply voltage, V <sub>BB</sub> | -4 | 5 –5 | -5.5 | ٧ | | High-level input voltage, VIH (all inputs except chip enable) | 2 | 2 | 5.5 | V | | High-level chip enable input voltage, VIH(CE) | | 3 | 5.5 | V | | Low-level input voltage, V <sub>IL</sub> (all inputs except chip enable) (see Note 2) | -0 | 6 | 0.6 | V | | Low-level chip enable input voltage, VIL(CE) (see Note 2) | -0 | 6 | 0.6 | V | | Refresh time, trefresh | | | 2 | ms | | Operating free-air temperature, TA | | 0 | 70 | °C | NOTE 2: The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels ## electrical characteristics over full ranges of recommended operating conditions, $T_A = 0^{\circ}C$ to $70^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |----------------|-------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------| | VOH | High-level output voltage | t <sub>a</sub> = guaranteed max | | 2.4 | | | V | | VOL | Low-level output voltage | - | R <sub>L</sub> = 2.2 kΩ to 5.5 V, C <sub>L</sub> = 50 pF,<br>Load = 1 Series 74 TTL gate | | | | V | | lOL | Low-level output current | t <sub>a</sub> = guaranteed max<br>C <sub>L</sub> = 50 pF, | imum access time,<br>VOL = 0.4 V | 5 | | | mA | | t <sub>i</sub> | Input current (all inputs including I/O except chip enable) | V <sub>I</sub> = -0.6 to 5.5 V | | | | 10 | μА | | I(CE) | Chip enable input current | V <sub>1</sub> = -0.6 to 5.5 V | | | | 10 | μА | | 1DD | Supply current from V <sub>DD</sub> | V <sub>IL</sub> (CE) = 0.6 V | | | 37 | 70 | mA | | IDD | Supply current from V <sub>DD</sub> , standby | V <sub>1H(CE)</sub> = 3.5 V | | | 5 | 8 | mA | | 1 | Average supply current from VDD | | TMS 4051 | | 45 | | | | IDD(av) | during read or write cycle | Minimum cycle | TMS 4051-1 | | 47 | | mA | | | Average supply current from VDD | timing | TMS 4061 | 1 | 50 | | | | IDD(av) | during read, modify write cycle | | TMS 4051-1 | | 54 | | mA | | IBB | Supply current from V <sub>BB</sub> | V <sub>BB</sub> = -5.5 V,<br>V <sub>SS</sub> = 0 V | V <sub>DD</sub> = 12.6 V, | | 5 | 100 | μА | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A} = 25^{\circ}$ C. ## capacitance at VDD = 12 V, VSS = 0 V, VBB = -5 V, $V_{I}(\overline{CE})$ = 0 V, $V_{I}$ = 0 V, f = 1 MHz, $T_{A}$ = 0°C to 70°C (unless otherwise noted) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------|-----|-----|-----|------| | C <sub>i(ad)</sub> | Input capacitance address inputs | | 5 | 7 | рF | | Ci(CE) | Input capacitance clock input | | 5 | 7 | рF | | Ci(R/W) | Input capacitance read/write input | | 5 | 7 | pF | | C(1/O) | I/O terminal capacitance | | 7 | 9 | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at T<sub>A</sub> = 25°C. ## TMS 4051 JL, NL; TMS 4051-1 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES ## read cycle timing requirements over recommended supply voltage range, $T_A = 0^{\circ}C$ to $70^{\circ}C$ | | Pulse width, chip enable high<br>Pulse width, chip enable low<br>Chip-enable rise time<br>Chip-enable fall time | TMS 4051 | TMS 4051-1 | UNIT | |---------------------|-----------------------------------------------------------------------------------------------------------------|----------|------------|------| | | PARAMETER | MIN MAX | MIN MAX | UNII | | tc(rd) | Read cycle time | 470 | 430 | ns | | tw(CEH) | Pulse width, chip enable high | 130 | 130 | ns | | tw(CEL) | Pulse width, chip enable low | 300 4000 | 260 4000 | ns | | tr(CE) | Chip-enable rise time | 40 | 40 | ns | | tf(CE) | Chip-enable fall time | 40 | 40 | ns | | t <sub>su(ad)</sub> | Address setup time | 0† | 01 | ns | | t <sub>su(rd)</sub> | Read setup time | 01 | 01 | ns | | th(ad) | Address hold time | 180↓ | 165↓ | ns | | th(rd) | Read hold time | 80↑ | 801 | | <sup>↑↓</sup>The arrow indicates the edge of the chip-enable pulse used for reference: ↑for the rising edge, ↓for the falling edge, ## read cycle switching characteristics over recommended supply voltage range, T<sub>Δ</sub> = 0°C to 70°C | | | TMS | 4051 | | 051-1 | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|------| | [ | PARAMETER Access time from chip enable ‡ Access time from addresses* Propagation delay time, low-to-high level output from chip enable ‡ | TYP | MAX | TYP | MAX | UNIT | | ta(CE) | Access time from chip enable ‡ | | 280 | | 230 | ns | | ta(ad) | Access time from addresses* | | 300 | | 250 | ns | | tPLH | Propagation delay time, low-to-high level output from chip enable‡ | 60 | | 60 | | ns | ## write cycle timing requirements over recommended supply voltage range, $T_A = 0^{\circ}C$ to $70^{\circ}C$ | | DADAMETED | TMS | 4051 | TMS | 4051-1 | | |------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--------|------| | | H) Pulse width, chip enable high L) Pulse width, chip enable low C) Write pulse width Chip-enable rise time Chip-enable fall time Address setup time Data-to-write setup time Write-pulse setup time L-wr) Chip-enable-low-to-write delay time Address hold time | MIN | MAX | MIN | MAX | UNIT | | tc(wr) | Write cycle time | 470 | | 430 | | ns | | tw(CEH) | Pulse width, chip enable high | 130 | | 130 | | ns | | tw(CEL) | Pulse width, chip enable low | 300 | 4000 | 260 | 4000 | ns | | tw(wr) | Write pulse width | 200 | | 190 | | ns | | tr(CE) | Chip-enable rise time | | 40 | | 40 | ns | | tf(CE) | Chip-enable fall time | | 40 | | 40 | ns | | t <sub>su(ad)</sub> | Address setup time | 01 | | 01 | | ns | | t <sub>su(da-wr)</sub> | Data-to-write setup time* | 0 | | 0 | | ns | | t <sub>su(wr)</sub> | Write-pulse setup time | 2401 | | 2201 | | ns | | td(CEL-wr) | Chip-enable-low-to-write delay time† | | 60t | | 60↓ | ns | | th(ad) | Address hold time | 180↓ | | 1651 | | ns | | th(da) | Data hold time | 801 | | 801 | | ns | <sup>11</sup>The arrow indicates the edge of the chip-enable pulse used for reference: 1for the rising edge, 1for the falling edge. <sup>†</sup> All typical values are at T $_{\rm A}$ = 25° C. ‡ Test conditions: C $_{\rm L}$ = 50 pF, R $_{\rm L}$ = 2.2 k $\Omega$ to 5.5 V, Load = 1 Series 74 TTL gate. \*Test conditions: C $_{\rm L}$ = 50 pF, R $_{\rm L}$ = 2.2 k $\Omega$ to 5.5 V, Load = 1 Series 74 TTL gate, tr( $_{\rm CE}$ ) = 20 ns. <sup>\*</sup>If R/W is low before CE goes low, then I/O (data in) must be valid when CE goes low The write pulse must go low at least $t_{SU(Wr)}$ minimum before $\overline{CE}$ goes high. If $R/\overline{W}$ remains high more than $t_{d}(\overline{CE}L_{Wr})$ maximum (60 ns) after $\overline{CE}$ goes low, the data-in driver must be disabled until $R/\overline{W}$ goes low since additional power to overcome the output buffer may be required when writing in a high with some of the faster devices (see comments on Region 1 under read, modify write timing diagram). ## TMS 4051 JL, NL; TMS 4051-1 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES ## read or refresh cycle timing NOTE: For the chip-enable input, high and low timing points are 3.0 V (high) and 1.0 V (low). Other input timing points are 0.6 V (low) and 2.2 V (high). Output timing points are 0.4 V (low) and 2.4 V (high). For minimum cycle, $t_{\Gamma}(\overline{CE})$ and $t_{\Gamma}(\overline{CE})$ are equal to 20 ns. ## write cycle timing NOTE: For the chip-enable input, high and low timing points are 3.0 V (high) and 1.0 V (low). Other timing points are 0.6 V (low) and 2.2 V (high). Output timing points are 0.4 V (low) and 2.4 V (high). The write pulse must go low at least $t_{SU}(w_f)$ minimum before CE goes high. If R/W remains high more than $t_{d}(\overline{CEL}.w_f)$ maximum (60 ns) after $\overline{CE}$ goes low, the data-in driver must be disabled until R/W goes low since additional power to overcome the output buffer may be required when writing in a high with some of the faster devices. During $t_d(\overline{CEL}_{-wr})$ , $R/\overline{W}$ is permitted to change from high to low only. ## TMS 4051 JL, NL; TMS 4051-1 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES ## read, modify write cycle timing requirements over recommended supply voltage range, TA = 0°C to 70°C | | PARAMETER | TMS | 4051 | TMS | 4051-1 | UNIT | |----------------------|--------------------------------------------|------|------|------|--------|-------| | | PARAMETER | MIN | MAX | MIN | MAX | CIVIT | | t <sub>c</sub> (RMW) | Read, modify write cycle time <sup>†</sup> | 730 | | 660 | | ns | | tw(CEH) | Pulse width, chip enable high <sup>†</sup> | 130 | | 130 | | ns | | tw(CEL) | Pulse width, chip enable low | 560 | 4000 | 490 | 4000 | ns | | tw(wr) | Write pulse width | 200 | | 190 | | ns | | tr(CE) | Chip-enable rise time | | 40 | | 40 | ns | | tf(CE) | Chip-enable fall time | | 40 | | 40 | ns | | td(wr-daL) | Write to data-in-low delay time | | 20 | | 20 | ns | | tsu(ad) | Address setup time | 01 | | 01 | | ns | | t <sub>su(daH)</sub> | Data-in-high setup time | 240↑ | | 2201 | | ns | | tsu(rd) | Read-pulse setup time | O↑ | | 0↓ | | ns | | tsu(wr) | Write-pulse setup time | 240↑ | | 220† | | ns | | th(ad) | Address hold time | 180↓ | | 165↓ | | ns | | th(rd) | Read hold time | 320↓ | | 270↓ | | ns | | th(da) | Data hold time | 801 | | 80↑ | | ns | <sup>↑↓</sup>The arrow indicates the edge of the chip-enable pulse for reference: ↑for the rising edge; ↓for the falling edge. ## read, modify write cycle swithcing characteristics over recommended supply voltage range, TA = 0°C to 70°C | | PARAMETER | TMS | 4051 | 51 TMS 4051-1 | | UNIT | |--------|-----------------------------------------|-----|------|---------------|-----|------| | | PARAMETER | MIN | MAX | MIN | MAX | UNIT | | ta(CE) | Access time from chip enable* | | 280 | | 230 | ns | | ta(ad) | Access time from addresses <sup>†</sup> | | 300 | | 250 | ns | the output buffer will be required. A transition ## read, modify write cycle timing NOTE: For the chip enable input high and low timing points are 3.0 V (high) and 1.0 V (low). Other input timing points are 0.6 V (low) and 2.2 V (high). Output timing points are 0.4 V (low) and 2.4 V (high). For minimum cycle, $t_r(\overline{CE})$ and $t_f(\overline{CE})$ are equal to 20 ns. <sup>†</sup>Test conditions: tf(rd) = 20 ns. <sup>\*</sup>Test conditions: C<sub>L</sub> = 50 pF, R<sub>L</sub> = 2.2 k $\Omega$ , Load = 1 Series 74 TTL gate. †Test conditions: C<sub>L</sub> = 50 pF, R<sub>L</sub> = 2 2 k $\Omega$ , Load = 1 Series 74 TTL gate. $t_f(\overline{CE})$ = 20 ns. ## TMS 4051 JL, NL; TMS 4051-1 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES | timing diagram conventions | | | |----------------------------|----------------------------------|-----------------------------------------------------------------------| | | MEANING | <b>3</b> | | TIMING DIAGRAM<br>SYMBOL | INPUT FORCING FUNCTIONS | OUTPUT<br>RESPONSE FUNCTIONS | | | Must be steady high or low | Will be steady high or low | | | High-to-low changes permitted | Will be changing from high to low sometime during designated interval | | | Low-to-high changes<br>permitted | Will be changing from low to high sometime during designated interval | | | Don't Care | State unknown or changing | | | (Does not apply) | Center line is high-impedance off-state | ## TYPICAL WAVEFORMS ## TMS 4051 JL, NL; TMS 4051-1 JL, NL 4096-BIT DYNAMIC RANDOM-ACCESS MEMORIES BULLETIN NO. DL-S 7512241. FEBRUARY 1975 The TMS 4060 series is composed of high-speed dynamic 4096-bit MOS random-access memories, organized as 4096 one-bit words. N-channel silicon-gate technology is employed to optimize the speed/power/density trade-off. Three performance options are offered: 300 ns access for the TMS 4060, 250 ns access for the TMS 4060-1, and 200 ns for TMS 4060-2. These options allow the system designer to more closely match the memory performance to the capability of the arithmetic processor. All inputs except the chip enable are fully TTL-compatible and require no pull-up resistors. The low capacitance of the address and control inputs precludes the need for specialized drivers. When driven by a Series 74 device, the guaranteed cinput noise immunity is 200 mV. The TTL-compatible buffer is guaranteed to drive two Series 74 TTL gates. The TMS 4060 series uses only one clock (chip enable) to simplify system design. The low-capacitance chip-enable input requires a positive voltage swing (12 volts), which can be driven by a variety of widely available drivers. The typical power dissipation of these RAM's is 400 mW active and 0.3 mW standby. To retain data only 6 mW average power is required, which includes the power consumed to refresh the contents of the memory. The TMS 4060 series is offered in both 22-pin ceramic (JL suffix) and plastic (NL suffix) dual-in-line packages. The series is guaranteed for operation from 0°C to 70°C. These packages are designed for insertion in mounting-hole rows on 0.400-mil centers. #### operation ### chip select (CS) The chip-select terminal, which can be driven from standard TTL circuits without an external pull-up resistor, affects the data-in, data-out and read/write inputs. The data input and data output terminals are enabled when chip select is low. Therefore, the read, write, and read, modify write operations are performed only when chip select is low. If the chip is to be selected for a given cycle, the chip-select input must be low on or before the rising edge of the chip enable. If the chip is not to be selected for a given cycle, chip select must be held high as long as chip enable is high. A register for the chip-select input is provided on the chip to reduce overhead and simplify system design. ### chip enable (CE) A single external clock input is required. All read, write, and read, modify write operations take place when the chip enable input is high. When the chip enable is low, the memory is in the low-power standby mode. No read/write operations can take place because the chip is automatically precharging. #### operation (continued) ## mode select (R/W) The read or write mode is selected through the read/write $(R\overline{M})$ input. A logic high on the $R\overline{M}$ input selects the read mode and a logic low selects the write mode. The read/write terminal can be driven from standard TTL circuits without a pull-up resistor. The data input is disabled when the read mode is selected. #### address (A0-A11) All addresses must be stable on or before the rising edge of the chip-enable pulse. All address inputs can be driven from standard TTL circuits without pull-up resistors. Address registers are provided on chip to reduce overhead and simplify system design. ### data-in (DI) Data is written during a write or read, modify write cycle while the chip enable is high. The data-in terminal can be driven from standard TTL circuits without a pull-up resistor. There is no register on the data-in terminal. #### data-out (DO) The three-state output buffer provides direct TTL compatibility with a fan-out of two Series 74 TTL gates. The output is in the high-impedance (floating) state when the chip enable is low. It remains in the high-impedance state if the chip-select input is high when chip enable goes high and provided that chip select remains high as long as chip enable high. If the chip select is set up low prior to the rise of chip enable and held low an interval after that rise, the output will be enabled as long as chip enable stays high regardless of subsequent changes in the level of chip select. A data-valid mode is always preceded by a low output state. Data-out is inverted from data-in. #### refresh Refresh must be performed every two milliseconds by cycling through the 64 addresses of the lower-order-address inputs, A0 through A5 (pins 8, 9, 10, 13, 14, 15), or by addressing every row within any 2-millisecond period. Addressing any row refreshes all 64 bits in that row. The chip does not need to be selected during the refresh. If the chip is refreshed during a write mode, then chip select must be high. The column addresses (A6 through A11) can be indeterminate during refresh. #### functional block diagram #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note) | | | | | | | | | | | | | | | . $-0.3$ to 20 V | |--------------------------------------------|------|------|----|-----|----|--|--|--|--|--|--|--|--|--|--------------------| | Supply voltage, VDD (see Note) | | | | | | | | | | | | | | | . −0.3 to 20 V | | Supply voltage, VSS (see Note) | | | | | | | | | | | | | | | | | All input voltages (see Note) . | | | | | | | | | | | | | | | 0.3 to 20 V | | Chip-enable voltage (see Note) | | | | | | | | | | | | | | | . $-0.3$ to $20~V$ | | Output voltage (operating, with r | resp | pect | to | ٧ss | 3) | | | | | | | | | | 2 to 7 V | | Operating free-air temperature ra | nge | е, | | | ٠. | | | | | | | | | | | | Storage temperature range | | | | | | | | | | | | | | | -55°C to 150°C | NOTE: Under absolute maximum ratings, voltage values are with respect to the most-negative supply voltage, V<sub>BB</sub> (substrate), unless otherwise noted. Throughout the remainder of this data sheet, voltage values are with respect to V<sub>SS</sub>. ## recommended operating conditions (see Note) | PARAMETER | MIN | NOM | MAX | UNIT | |-------------------------------------------------------------------------|----------------------|-----|---------|------| | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Supply voltage, V <sub>DD</sub> | 11.4 | 12 | 12.6 | V | | Supply voltage, VSS | | 0 | | V | | Supply voltage, V <sub>BB</sub> | -4,5 | -5 | ~5.5 | V | | High-level input voltage, VIH (all inputs except chip enable) | 2.2 | | 5.25 | V | | High-level chip enable input voltage, V <sub>1H(CE)</sub> | V <sub>DD</sub> -0.6 | V | OD +1.0 | V | | Low-level input voltage, VIL (all inputs except chip enable) (see Note) | -0.6 | | 0.6 | V | | Low-level chip enable input voltage, VIL(CE) (see Note) | -1 | | 0.6 | V | | Refresh time, t <sub>refresh</sub> | | | 2 | ms | | Operating free-air temperature, TA | 0 | | 70 | °c | NOTE: The algebraic convention where the most negative limit is designated as minimum if used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions, $T_A = 0^{\circ} C$ to $70^{\circ} C$ (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------------|--------------------------------------------------------|----------------------------------------------------|-----|-----|------|------| | VOH | High-level output voltage | I <sub>O</sub> = -2 mA | | 2.4 | | Vcc | V | | VOL | Low-level output voltage | I <sub>O</sub> = 3.2 mA | | Vss | | 0.4 | V | | Ц | Input current (all inputs except chip enable) | V <sub>1</sub> = 0 to 5.25 V | | | | 10 | μА | | I(CE) | Chip enable input current | V <sub>I</sub> = 0 to 13.2 V | | | | 2 | μА | | loz | High-impedance-state (off-state) output current | V <sub>O</sub> = 0 to 5.25 V | | | | 10 | μА | | Icc | Supply current from V <sub>CC</sub> | 2 Series 74 TTL loa | ds | | | 1 | mA | | IDD . | Supply current from V <sub>DD</sub> | V <sub>IH(CE)</sub> = 12.6 V | | | 30 | 60 | mA | | IDD | Supply current from V <sub>DD</sub> , standby | V <sub>IL(CE)</sub> = 0.6 V | | | 20 | 200 | μΑ | | | Average supply everant from V | | TMS 4060 | | 32 | | | | IDD(av) | Average supply current from V <sub>DD</sub> | | TMS 4060-1 | | 35 | | mA | | | during read or write cycle | Minimum cycle | TMS 4060-2 | | 38 | | | | | | time | TMS 4060 | | 32 | | | | IDD(av) | Average supply current from V <sub>DD</sub> | | TMS 4060-1 | | 35 | | mA | | | during read, modify write cycle | | TMS 4060-2 | | 38 | | | | I <sub>BB</sub> | Supply current from V <sub>BB</sub> | V <sub>BB</sub> = -5.5 V,<br>V <sub>DD</sub> = 12.6 V, | V <sub>CC</sub> = 5.25 V,<br>V <sub>SS</sub> = 0 V | | -5 | -100 | μА | $<sup>^{\</sup>dagger}$ All typical values are at T<sub>A</sub> = 25 $^{\circ}$ C. ## capacitance at $V_{DD}$ = 12 V, $V_{SS}$ = 0 V, $V_{BB}$ = -5 V, $V_{CC}$ = 5 V, $V_{I(CE)}$ = 0 V, $V_{I}$ = 0 V, f = 1 MHz, $T_{A}$ = 0°C to 70°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------|-------------------------------------|-----------------------------|-----|-----|-----|------| | Ci(ad) | Input capacitance address inputs | | | 5 | 7 | pF | | Ci(CE) | Input capacitance clock input | VI(CE) = 10.8 V | | 18 | 22 | | | CI(CE) | input capacitance crock input | V <sub>I(CE)</sub> = -1.0 V | | 23 | 27 | pF | | Ci(CS) | Input capacitance chip select input | | | 4 | 6 | pF | | Ci(data) | Input capacitance data input | | | 4 | 6 | pF | | Ci(R/W) | Input capacitance read/write input | | | 5 | 7 | pF | | Co | Output capacitance | | | 5 | 7 | pF | <sup>&</sup>lt;sup>†</sup>All typical values are at T<sub>A</sub> = 25°C. read cycle timing requirements over recommended supply voltage range, $T_{\Delta} = 0^{\circ} \text{C}$ to $70^{\circ} \text{C}$ | | 0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0.0. | TMS | 4060 | TMS 4 | 1060-1 | TMS 4 | 060-2 | UNIT | |---------|------------------------------------------|------|------|-------|--------|-------|-------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tc(rd) | Read cycle time | 470 | | 430 | | 400 | | ns | | tw(CEH) | Pulse width, chip enable high | 300 | 4000 | 260 | 4000 | 230 | 4000 | ns | | tw(CEL) | Pulse width, chip enable low | 130 | | 130 | | 130 | | ns | | tr(CE) | Chip-enable rise time | | 40 | | 40 | | 40 | ns | | tf(CE) | Chip-enable fall time | | 40 | | 40 | | 40 | ns | | tsu(ad) | Address setup time | 01 | | 01 | | 01 | | ns | | ¹su(ĈŜ) | Chip-select setup time | 01 | | 01 | | of | | ns | | tsu(rd) | Read setup time | 01 | | 01 | | 01 | | ns | | th(ad) | Address hold time | 150↑ | | 150↑ | | 150↑ | | ns | | th(CS) | Chip-select hold time | 150↑ | | 1501 | | 1501 | | ns | | th(rd) | Read hold time | 40↓ | | 40↓ | | 40↓ | | ns | <sup>↑↓</sup> The arrow indicates the edge of the chip enable pulse used for reference: ↑ for the rising edge, ↓ for the falling edge. ## read cycle switching characteristics over recommended supply voltage range, $T_A = 0^{\circ} C$ to $70^{\circ} C$ | | PARAMETER | TMS 4060 | | TMS | 4060-1 | TMS | 4060-2 | LINUT | |------------------|----------------------------------|----------|-----|-----|--------|-----|--------|-------| | _ | Anameren | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | ta(CE) | Access time from chip enable† | | 280 | | 230 | | 180 | ns | | ta(ad) | Access time from address f | | 300 | | 250 | | 200 | ns | | tPHZ or | Output disable time from high | 20 | | 00 | | | | 1 | | <sup>t</sup> PLZ | or low level‡ | 30 | | 30 | | 30 | | ns | | tPZL | Output enable time to low level‡ | | 250 | | 200 | | 150 | ns | <sup>&</sup>lt;sup>†</sup>Test conditions: $C_L$ = 50 pF, $t_{r(CE)}$ = 20 ns, Load = 1 Series 74 TTL gate. <sup>‡</sup>Test conditions: $C_L$ = 50 pF, Load = 1 Series 74 TTL gate. ## write cycle timing requirements over recommended supply voltage range, $T_{\mbox{\scriptsize A}}$ = 0°C to 70°C | | PARAMETER | TMS | 4060 | TMS 4 | 1060-1 | TMS | 1060-2 | | |----------------------|-------------------------------|------|------|-------|--------|------|--------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>c(wr)</sub> | Write cycle time | 470 | | 430 | | 400 | | ns | | tw(CEH) | Pulse width, chip enable high | 300 | 4000 | 260 | 4000 | 230 | 4000 | ns | | tw(CEL) | Pulse width, chip enable low | 130 | | 130 | | 130 | | ns | | tw(wr) | Write pulse width | 200 | | 190 | | 180 | | - ns | | tr(CE) | Chip-enable rise time | | 40 | | 40 | | 40 | ns | | tf(CE) | Chip-enable fall time | | 40 | | 40 | | 40 | ns | | t <sub>su(ad)</sub> | Address setup time | 01 | | 01 | | 01 | | ns | | t <sub>su</sub> (CS) | Chip-select setup time | 01 | | 01 | | 01 | | ns | | tsu(da-wr) | Data-to-write setup time* | 0 | | 0 | | 0 | | ns | | tsu(wr) | Write-pulse setup time | 240↓ | | 220↓ | | 210↓ | | ns | | th(ad) | Address hold time | 150↑ | | 150↑ | | 150↑ | | ns | | th(CS) | Chip-select hold time | 150↑ | | 150↑ | | 150† | | ns | | th(da) | Data hold time | 40↓ | | 40↓ | | 40↓ | | ns | <sup>↑↓</sup> The arrow indicates the edge of the chip enable pulse used for reference: ↑ for the rising edge, ↓ for the falling edge. <sup>\*</sup>If $R/\widetilde{W}$ is low before CE goes high then DI must be valid when CE goes high, ### read cycle timing NOTE: For the chip enable input, high and low timing points are 90% and 10% of V<sub>IH(CE)</sub>. Other input timing points are 0.6 V (low) and 2.2 V (high). Output timing points are 0.4 V (low) and 2.4 V (high). #### write cycle timing NOTE: For the chip-enable input, high and low timing points are 90% and 10% of V<sub>(H(CE)</sub>. Other input timing points are 0.6 V (low) and 2.4 V (high). During the time from the rise of CE to the fall of R/W, R/W is per mitted to change from high to low only. ## read, modify write cycle timing requirements over recommended supply voltage range, $T_{\Delta} = 0^{\circ}$ C to $70^{\circ}$ C | | 0.0.0.00 | TMS | 4060 | TMS | 4060-1 | TMS | 1060-2 | UNIT | |----------------------|--------------------------------|------|------|------|--------|------|--------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | tc(RMW) | Read, modify write cycle time* | 710 | | 640 | | 580 | | ns | | tw(CEH) | Pulse width, chip enable high* | 540 | 4000 | 470 | 4000 | 410 | 4000 | ns | | tw(CEL) | Pulse width, chip enable low | 130 | | 130 | | 130 | | ns | | tw(wr) | Write-pulse width | 200 | | 190 | | 180 | | ns | | tr(CE) | Chip-enable rise time | | 40 | | 40 | | 40 | ns | | tf(CE) | Chip-enable fall time | | 40 | | 40 | | 40 | ns | | t <sub>su(ad)</sub> | Address setup time | 01 | | 01 | | 01 | | ns | | t <sub>su</sub> (CS) | Chip-select setup time | 01 | | 01 | | 01 | | ns | | tsu(da-wr) | Data-to-write setup time | 0 | | 0 | | 0 | | ns | | tsu(rd) | Read pulse setup time | 01 | | 01 | | of | | ns | | tsu(wr) | Write pulse setup time | 240↓ | | 220↓ | | 210↓ | | ns | | th(ad) | Address hold time | 150↑ | | 150↑ | | 150↑ | | ns | | th(CS) | Chip-select hold time | 150↑ | | 150↑ | | 150↑ | | ns | | th(rd) | Read hold time | 280↑ | | 230† | | 180↑ | | ns | | th(da) | Data hold time | 40↓ | | 40↓ | | 40↓ | | ns | <sup>↑↓</sup> The arrow indicates the edge of the chip-enable pulse used for reference: ↑ for the rising edge, ↓ for the falling edge. ## read, modify write cycle switching characteristics over recommended supply voltage range, $T_A = 0$ °C to 70°C | | 0.0 | TMS 4060 | | TMS | 4060-1 | TMS | 4060-2 | UNIT | |------------------|--------------------------------------|----------|-----|-----|--------|-----|--------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | ta(CE) | Access time from chip enable† | 1 | 280 | | 230 | | 180 | ns | | ta(ad) | Access time from address † | | 300 | | 250 | | 200 | ns | | | Propagation delay time, low-to-high | 30 | | 30 | | 30 | · | ns | | <sup>t</sup> PLH | level output from write pulse‡ | 30 | | 30 | | 30 | | 115 | | <sup>t</sup> PHZ | Output disable time from high level‡ | 30 | | 30 | | 30 | | ns | | tPZL | Output enable time to low level‡ | | 250 | | 200 | | 150 | ns | <sup>†</sup>Test conditions: $C_L$ = 50 pF, $t_{r(CE)}$ = 20 ns, Load = 1 Series 74 TTL gate ‡Test conditions: $C_L$ = 50 pF, Load = 1 Series 74 TTL gate. ## read, modify write cycle timing NOTE: For the chip enable input, high and low timing points are 90% and 10% of VIH(CE). Other input timing points are 0.6 V (low) and 2.2 V (high), Output timing points are 0.4 V (low) and 2.4 V (high). <sup>\*</sup>Test conditions: $t_{f(rd)} = 20 \text{ ns.}$ ## timing diagram conventions #### MEANING TIMING DIAGRAM INPUT OUTPUT SYMBOL FORCING FUNCTIONS RESPONSE FUNCTIONS Must be steady high or low Will be steady high or low Will be changing from high High-to-low changes to low sometime during permitted designated interval Will be changing from low Low-to-high changes to high sometime during permitted designated interval Don't care State unknown or changing Center line is high-impedance (Does not apply) off-state JULY 1976 The TMS 4070 is the first of the new generation of dynamic RAMs which have been designed for mainframe and microprocessor applications. It combines high performance, low power and high packing density in one N-Channel Silicon-Gate LSI device. All inputs/outputs are fully TTL compatible to simplify system interface. The device has been designed with 7 multiplexed address lines and an unlatched data output and separate data input. This offers the best package size/performance trade-off in a high density RAM. - 16,384 X 1 Organization - 16-Pin 300-Mil Package Configuration - All Inputs Including Clocks TTL Compatible - Three-State Fully TTL-Compatible Output - On-Chip Latches for Addresses and Data Input - Access Times: Row Address . . . 350 ns (Maximum) Column Address . . . 230 ns (Maximum) Cycle Times: Read or Write . . . 550 ns (Minimum) Read-Write† . . . 730 ns (Minimum) - Low-Power Dissipation - 600 mW Operating (Typical) - 25 mW Standby (Typical) - 1-T Cell Design, N-Channel Silicon-Gate Technology #### 16-PIN CERAMIC DUAL-IN-LINE PACKAGE (TOP VIEW) ## TMS 4030 JR, TMS 4050 JR, TMS 4060 JR SMC 4030 JR, SMC 4050 JR, SMC 4060 JR 4096-BIT RANDOM-ACCESS MEMORIES BULLETIN NO. DL-S 7512276, MAY 1975 ## **EXTENDED TEMPERATURE RANGE AND HI-REL DEVICES** - 4096 x 1 Organization - Extended Temperature Range (-55°C to 85°C) - SMC Type Processed to Class B of MIL-STD-883 per Level III of TI 38510/MACH-IV Program - Maximum Access Time . . . 300 ns - Minimum Read or Write Cycle . . . 470 ns - Minimum Read, Modify Write Cycle: 710 ns (730 ns for TMS 4050) - Full TTL Compatibility on All Inputs (No Pull-Up Resistors Needed) - Single Low-Capacitance Clock ## description The TMS 4030 JR, TMS 4050 JR, and TMS 4060 JR are extended temperature range (-55°C to 85°C) versions of the TMS 4030 JL, TMS 4050 JL, and TMS 4060 JL. These devices are ideal for critical equipment applications in aerospace, industrial, and military environments. The SMC 4030 JR, SMC 4050 JR, and SMC 4060 JR are also rated to operate from $-55^{\circ}\text{C}$ to $85^{\circ}\text{C}$ . These SMC devices are specifically processed and 100% screened to the requirements of Class B of MIL-STD-883 per level III of the Texas Instruments 38510/MACH-IV program. The SMC series of 4096-bit RAMs receive the following special screening tests: Precap visual method 2010.2 Stabilization bake method 1006.1 Temperature cycling method 1010.1 Centrifuge method 2001.1 Fine and gross leak method 1014.1 Burn-in for 168 hours at 125°C method 1015.1 Final electrical testing at 25°C and high temperatures These two series of devices are offered only in ceramic (JR suffix) dual-in-line packages. The 22-pin package (TMS 4030, TMS 4060, SMC 4030, and SMC 4060) inserts in mounting-hole rows on 400-mil centers. The 18-pin package (TMS 4050, SMC 4050) is designed for insertion in mounting-hole rows on 300-mil centers and is ideal for high-density applications. TMS 4030 JR, TMS 4060 JR SMC 4030 JR, SMC 4060 JR 22-PIN CERAMIC DUAL-IN-LINE PACKAGE (TOP VIEW) TMS 4050 JR, SMC 4050 JR 18-PIN CERAMIC DUAL-IN-LINE PACKAGE (TOP VIEW) 575 ## TMS 4030 JR, TMS 4050 JR, TMS 4060 JR SMC 4030 JR, SMC 4050 JR, SMC 4060 JR 4096-BIT RANDOM-ACCESS MEMORIES ### operation For a complete description of the device operation see the appropriate data sheets on the commercial temperature range (0°C to 70°C, JL, NL suffix) 4K RAM products. All timing parameters on these extended-temperature range and high-reliability devices are identical with the associated 300-ns-access-time commercial device types. For detailed information on processing, refer to TI's MACH IV program and High-Reliability Microelectronics Procurement Specifications, MIL-STD-883. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | | Supply voltage, V <sub>DD</sub> (see Note 1) | | | | | | | | | | | | | | | -0.3 to 20 V | |---|----------------------------------------------|----|------|----|-----|---|--|--|--|----|--|--|--|--|---|---------------| | | Supply voltage, V <sub>SS</sub> (see Note 1) | | | | | | | | | ٠. | | | | | | -0.3 to 20 V | | | All input voltages (see Note 1) | | | | | | | | | | | | | | | -0.3 to 20 V | | | Chip-enable voltage (see Note 1) | | | | | | | | | | | | | | | -0.3 to 20 V | | | Output voltage (operating, with res | pe | ct t | o۷ | ss' | ) | | | | | | | | | | 2 to 7 V | | | Operating free-air temperature rang | je | | | | | | | | | | | | | | -55°C to 85°C | | | Storage temperature range | | | | | | | | | | | | | | _ | 55°C to 150°C | | - | | | | | | | | | | | | | | | | | NOTE: 1. Under absolute maximum ratings, voltage values are with respect to the most negative supply voltage, VBB (substrate), unless otherwise noted. Throughout the remainder of this data sheet voltage values are with respect to VSS. #### functional block diagram TMS 4030/SMC 4030, TMS 4060/SMC 4060 ## TMS 4030 JR, TMS 4060 JR SMC 4030 JR, SMC 4060 JR 4096-BIT RANDOM-ACCESS MEMORIES ## recommended operating conditions | PARAMETER | 1 | MS 4030<br>MC 4030 | | TM | UNIT | | | |--------------------------------------------------------------------------|----------------------|--------------------|--------------------|----------------------|------|--------------------|----| | | MIN | NOM | MAX | MIN | NOM | MAX | 1 | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V | | Supply voltage, VDD | 11.4 | 12 | 12.6 | 11.4 | 12 | 12.6 | V | | Supply voltage, VSS | | 0 | | | 0 | | V | | Supply voltage, VBB | -2.7 | -3 | -3.3 | -4.5 | -5 | -5.5 | V | | High-level input voltage, VIH (all inputs except chip enable) | 2.2 | | 5.25 | 2.2 | | 5.25 | V | | High-level chip enable input voltage, VIH(CE) | V <sub>DD</sub> −0.6 | | V <sub>DD</sub> +1 | V <sub>DD</sub> -0.6 | | V <sub>DD</sub> +1 | V | | Low-level input voltage, V <sub>1L</sub> (all inputs except chip enable) | -0.6† | | 0.6 | -0.6 <sup>†</sup> | | 0.6 | V | | Low-level chip enable input voltage, VIL(CE) | -1† | | 0.6 | -1 <sup>†</sup> | | 0.6 | V | | Refresh time, t <sub>refresh</sub> | | | 1 | | | 1 | ms | | Operating free-air temperature, TA | -55 | | 85 | -55 | | 85 | °c | <sup>&</sup>lt;sup>†</sup> The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions, $T_A = -55^{\circ}$ C to 85° C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | Vон | High-level output voltage | I <sub>O</sub> = -2 mA | 2.4 | | Vcc | V | | VOL | Low-level output voltage | I <sub>O</sub> = 3.2 mA | VSS | | 0.4 | V | | l <sub>į</sub> | Input current (all inputs except chip enable) | V <sub>1</sub> = 0 to 5.25 V | | | 10 | μА | | I(CE) | Chip-enable input current | V <sub>I</sub> = 0 to 13.2 V | | | 2 | μΑ | | <sup>I</sup> OZ | High-impedance-state (off-state) output current | V <sub>O</sub> - 0 to 5.25 V | | | 10 | μА | | ¹cc | Supply current from VCC | 2 Series 74 TTL loads | | | 1 | mA | | IDD | Supply current from VDD | VIH(CE) = 12.6 V | | 30 | 80 | mA | | 1 <sub>DD</sub> | Supply current from VDD, standby | VIL(CE) = 0.6 V | | 20 | 200 | μА | | I <sub>DD(av)</sub> | Average supply current from V <sub>DD</sub> during read or write cycle | Minimum cycle time | | 32 | | mA | | IDD(av) | Average supply current from V <sub>DD</sub> during read, modify write cycle | Minimum cycle time | | 32 | | mA | | I <sub>BB</sub> | Supply current from VBB | V <sub>BB</sub> = MAX <sup>†</sup> , V <sub>CC</sub> = 5.25 V,<br>V <sub>DD</sub> = 12.6 V, V <sub>SS</sub> = 0 V | | -5 | -100 | μА | ## capacitance at $V_{DD}$ = 12 V, $V_{SS}$ = 0 V, $V_{BB}$ = NOM, $V_{CC}$ = 5 V, $V_{I(CE)}$ = 0 V, $V_{I}$ = 0 V, f = 1 MHz, $T_{A}$ = -55° C to 85° C (unless otherwise noted) | | PARAMETER | MIN | TYP | MAX | UNIT | | |----------------------|-------------------------------------|-----------------------------|-----|-----|------|-----| | Ci(ad) | Input capacitance address inputs | | | 5 | 7 | pF | | C <sub>i(CE)</sub> | Input capacitance clock input | V <sub>I(CE)</sub> = 10.8 V | | 18 | 22 | pF | | | | V <sub>I</sub> (CE) = -1 V | | 23 | 27 | 7 P | | C <sub>i</sub> (CS) | Input capacitance chip-select input | | | 4 | 6 | pF | | C <sub>i(data)</sub> | Input capacitance data input | | | 4 | 6 | pF | | Ci(R/W) | Input capacitance read/write input | | | 5 | 7 | pF | | Co | Output capacitance | | | 5 | 7 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A} = 25^{\circ}$ C. <sup>&</sup>lt;sup>†</sup> All typical values are at $T_A = 25^{\circ}$ C. †MAX = -3.3 V for TMS 4030; -5.5 V for TMS 4060. ## TMS 4050 JR, SMC 4050 JR 4096-BIT RANDOM-ACCESS MEMORIES ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |---------------------------------------------------------------|----------------------|-----|--------------------|------| | Supply voltage, V <sub>DD</sub> | 11.4 | 12 | 12.6 | V | | Supply voltage, VSS | | 0 | | V | | Supply voltage, VBB | -4.5 | 5 | -5.5 | V | | High-level input voltage, VIH (all inputs except chip enable) | 2.2 | | 5.5 | V | | High-level chip-enable input voltage, VIH(CE) | V <sub>DD</sub> −0.6 | | V <sub>DD</sub> +1 | V | | Low-level input voltage, VIL (all inputs except chip enable) | -0.6 <sup>†</sup> | | 0.6 | V | | Low-level chip-enable input voltage, VIL(CE) | _1 <sup>†</sup> | | 0.6 | V | | Refresh time, trefresh | | | 1 | ms | | Operating free-air temperature, TA | 55 | | 85 | °c | <sup>†</sup>The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only. ## electrical characteristics over full ranges of recommended operating conditions, $T_A = -55^{\circ}C$ to 85°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|------------------|-----|------| | Voн | High-level output voltage | t <sub>a</sub> = guaranteed maximum access time, | 2.4 | | | V | | VOL | Low-level output voltage | $R_{\perp}$ = 2.2 k $\Omega$ to 5.5 V, $C_{\perp}$ = 50 pF,<br>Load = 1 Series 74 TTL gate | Vss | | 0.4 | V | | lor | Low-level output current | $t_a$ = guaranteed maximum access time,<br>$C_L$ = 50 pF, $V_{OL}$ = 0.4 V | 5 | | | mA | | Ц | Input current (all inputs including I/O except chip enable) | V <sub>1</sub> = -0.6 to 5.5 V | | | 10 | μА | | I(CE) | Chip-enable input current | V <sub>I</sub> = -1 to 13.2 V | | | 10 | μА | | IDD | Supply current from VDD | V <sub>IH(CE)</sub> = 13.2 V | | 35 | 80 | mA | | IDD | Supply current from VDD, standby | VIL(CE) = 0.6 V | | 10 | 200 | μА | | (ve) QQ1 | Average supply current from VDD during read or write cycle | Minimum cycle timing | | 32 | | mA | | IDD(av) | Average supply current from V <sub>DD</sub> during read, modify write cycle | Minimum cycle timing | | 32 | | mA | | 1 <sub>BB</sub> | Supply current from VBB | $V_{BB} = -5.5 \text{ V}, \qquad V_{DD} = 12.6 \text{ V}, \\ V_{SS} = 0 \text{ V}$ | | 5 | 100 | μА | <sup>&</sup>lt;sup>†</sup> All typical values are at $T_A = 25^{\circ}$ C. ## capacitance at V $_{DD}$ = 12 V, V $_{SS}$ = 0 V, V $_{BB}$ = -5 V, V $_{I(CE)}$ = 0 V, V $_{I}$ = 0 V, f = 1 MHz, $T_{A}$ = $-55^{\circ}$ C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------|-----------------|-----|-----|-----|------| | C <sub>i(ad)</sub> | Input capacitance address inputs | | | 5 | 7 | pF | | Curan | Lanut apparitance clock input | VI(CE) = 12 V | | 24 | 28 | | | Ci(CE) | Input capacitance clock input | VI(CE) = 0 V | | 29 | 33 | ₽F | | Ci(R/W) | Input capacitance read/write input | | | 5 | 7 | pF | | C(I/O) | I/O terminal capacitance | | | 7 | 9 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A}$ = 25 $^{\circ}$ C. - Organization ... 64 Characters of 35 Bits in a 5 x 7 Matrix - Access Time . . . 250 ns Typical - Inputs and Outputs Fully TTL-Compatible - Two Chip-Select Inputs - 3-State Output Buffers for OR-Ties - Row Output (Seven 5-Bit Rows in Sequence) ## description The TMS 2501 generates 64 USASCII characters for driving a $5 \times 7$ matrix display. All inputs can be driven directly from Series 74 TTL circuits and the 3-state push-pull output buffers can drive Series 74 TTL circuits without external resistors. The 5-bit row words appear on the odd-numbered outputs with 19 low and on the even-numbered outputs with 19 high. Outputs 01 and 02, 03 and 04, ...09 and 010 must be externally OR-tied in pairs. CS1 must be high and $\overline{\text{CS2}}$ low to enable the device. The TMS 2501 is offered in 24-pin ceramic (JC suffix) or plastic (NC suffix) packages designed for insertion in mounting-hole rows on 600-mil centers. The devices are characterized for operation from –25°C to 85°C. ## functional block diagram - Organization . . . 64 Characters of 35 Bits in a 5 x 7 Matrix - Access Time . . . 500 ns Typical - Inputs and Outputs Fully TTL-Compatible - 7-Bit Input Address - Open-Drain Output Buffers - Column Output (Five 7-Bit Columns in Sequence) #### description The TMS 4103 generates 64 USASCII characters for driving a $5 \times 7$ matrix display. Output buffers are open-drain and are capable of driving Series 74 TTL circuits without external resistors. All inputs can be driven directly from Series 74 TTL circuits. The five 7-bit column words appear on O1 through O7 as column select inputs CA through CE are strobed in sequence with a high level pulse. The device is enabled with a high level on 17. 28-PIN CERAMIC AND PLASTIC The TMS 4103 is offered in 28-pin ceramic (JC suffix) or plastic (NC suffix) packages designed for insertion in mounting-hole rows on 600-mil centers. The devices are characterized for operation from $\sim$ 25°C to 85°C. ## functional block diagram BULLETIN NO. DL-S 7512273, MAY 1975 24-PIN CERAMIC AND PLASTIC DUAL-IN-LINE PACKAGES - 1024 x 8 Organization - All Inputs and Outputs TTL-Compatible - Maximum Access Time . . . 450 ns - Minimum Cycle Time . . . 450 ns - Typical Power Dissipation . . . 310 mW - 3-State Outputs for OR-Ties - Output Enable Control - · Silicon-Gate Technology - 8-Bit Output for use in Microprocessor Based Systems ### description The TMS 4700 JL, NL is an 8,192-bit read-only memory organized as 1024 words of 8-bit length. The device is fabricated using N-channel silicon-gate technology for high speed and simple interface with bipolar circuits. All inputs can be driven by Series 74 TTL circuits with the use of external pull-up resistors and each output can drive one Series 74 TTL circuit (TOP VIEW) Α7 1 Vcc 2 23 A8 Α5 3 22 V<sub>BB</sub> 20 OE1 АЗ 5 A2 6 19 VDD 7 18 OE2 or OE2 Α1 17 ΑO 8 16 07 01 9 06 O2 10 15 14 05 13 04 without external resistors. The data outputs are three-state for OR-tieing multiple devices on a common bus. Two output-enable controls, one customer programmable, allow data to be read. The option on output enable 2 is explained in the section "Software Package". 03 11 V<sub>SS</sub> 12 The TMS 4700 is designed for high-density fixed-memory applications such as logic-function generation and microprogramming. This ROM is supplied in 24-pin dual-in-line ceramic (JL suffix) and plastic (NL suffix) packages designed for insertion in mounting-hole rows on 600-mil centers. The device is characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. ### operation ## address (A0-A9) The address-valid interval determines the device cycle time. The 10-bit positive-logic address is decoded on-chip to select one of 1024 words of 8-bit length in the memory array. A0 is the least-significant bit and A9 the most-significant bit of the word address. ## output enable (OE1 and OE2<sup>†</sup>) $\overline{\text{OE}1}$ is active when it is low. OE2 can be programmed, during mask fabrication, to be active with a high or a low level input. When both output enables are active, all eight outputs are enabled and the eight-bit addressed word can be read. When either output enable is not active, all eight outputs are in a high-impedance state. ### data out (01-08) The eight outputs must be enabled by both output enable controls before the output word can be read. Data will remain valid until the address is changed or the outputs are disabled. When disabled, the three-state outputs are in a high-impedance state. The outputs will drive TTL circuits without external components. <sup>†</sup>Symbol OE2 assumes output enable 2 is programmed active high, If active low, the symbol would be $\overline{\text{OE2}}$ . ## TMS 4700 JL, NL 1024-WORD BY 8-BIT READ-ONLY MEMORY ## functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, V <sub>CC</sub> (see Note 1) | | | | | | | | | | | -0.3 V to 20 V | |----------------------------------------------|--|--|--|--|--|--|--|--|--|--|----------------| | Supply voltage, V <sub>DD</sub> (see Note 1) | | | | | | | | | | | -0.3 V to 20 V | | Supply voltage, VSS (see Note 1) . | | | | | | | | | | | -0.3 V to 20 V | | Operating free-air temperature range | | | | | | | | | | | . 0°C to 70°C | | Storage temperature range | | | | | | | | | | | -55°C to 125°C | NOTE 1: Under absolute maximum ratings, voltage values are with respect to the normally most positive supply, V<sub>BB</sub> (substrate). Throughout the remainder of this data sheet voltage values are with respect to V<sub>SS</sub>. \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions the stended periods may affect device reliability. ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------------------------------------------------------|-------|-----|-------|------| | Supply voltage, VBB | -4.75 | 5 | -5.25 | V | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Supply voltage, VDD | 11.4 | 12 | 12.6 | V | | Supply voltage, VSS | | 0 | | V | | High-level input voltage, VIH | 3.3 | | Vcc | V | | Low-level input voltage, VIL | Vss | | 0.8 | V | | Read cycle time, t <sub>c</sub> (rd) | 430 | | | ns | | Output-enable rise time, $t_r(\overline{OE}_1)$ and $t_r(OE2)$ | | 10 | 20 | ns | | Output-enable fall time, $t_f(\overline{OE}_1)$ and $t_f(OE_2)$ | | 10 | 20 | ns | | Operating free-air temperature, TA | 0 | | 70 | °c | ## TMS 4700 JL, NL 1024-WORD BY 8-BIT READ-ONLY MEMORY ## electrical characteristics over recommended supply voltage ranges, $T_A = 0^{\circ} C$ to $70^{\circ} C$ (unless otherwise noted) | | PARAMETER | ARAMETER TEST CONDITIONS | | | | | | | |-----------------|-------------------------------------|-----------------------------|-----|------|------|----|--|--| | Vон | High-level output voltage | I <sub>OH</sub> = -1 mA | 3.7 | | | V | | | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.45 | V | | | | 11 | Input current | V <sub>I</sub> = 0 to 6.5 V | | | ±10 | μА | | | | I <sub>BB</sub> | Supply current from VBB | | | -0.1 | | mA | | | | Icc | Supply current from V <sub>CC</sub> | Both output enables active | | 2 | | mA | | | | DD | Supply current from V <sub>DD</sub> | | | 25 | | mA | | | | PD | Power dissipation | | | 310 | | mW | | | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A} = 25^{\circ}$ C and nominal voltages. ## switching characteristics over recommended supply voltage ranges, $T_A$ = 0°C to 70°C | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |--------------------------------------------------|-------------------------|-----|-----|------| | ta(ad) Access time from address | | | 430 | ns | | ta(OE1) Access time from output enable 1 | C <sub>L</sub> = 50 pF, | | 90 | ns | | ta(OE2) Access time from output enable 2 | 1 Series 74 TTL load | | 130 | ns | | tpxz Output disable time from either chip enable | | | 90 | ns | ## voltage waveforms NOTE: Timing points are 90% (high) and 10% (low). ## TMS 4700 JL, NL 1024-WORD BY 8-BIT READ-ONLY MEMORY #### SOFTWARE PACKAGE The TMS 4700 JL, NL is a fixed-program memory in which the programming is performed by TI at the factory during the manufacturing cycle to the specific customer inputs supplied in the format shown. The device is organized as 1024 8-bit words with address locations numbered 0 to 1023. Any 8-bit word can be coded as a 2-digit hexadecimal number between 00 and FF. All stored words and addresses in the following format are coded in hexadecimal numbers. In coding, all binary words must be in positive logic before conversion to hexadecimal. O1 is considered the least-significant bit and O8 the most-significant bit. For addresses A0 is least significant and A9 is most significant. Every card should include the TI Custom Device Number in the form ZAXXXX (4-digit number to be assigned by TI) in columns 75 through 80. Output enable 2 is customer programmable. Every card should include in column 74 a 1 if the output is to be enabled with a high-level input at $\overline{OE}2$ or a 0 for enabling with a low-level input. The 1024 coded words must be supplied on 64 cards with 16 2-digit hex numbers per card. | CARD | COLUMN | HEXADECIMAL INFORMATION | |------|--------|--------------------------------------------------------------------------| | 1 | 1-9 | BLANK | | | 10 | : (ASCII character colon) | | | 11-12 | 10 (specifies 16 words per card) | | | 13 | BLANK | | | 14-16 | Hex address of 1st word on 1st card (0th word, address normally 000) | | | 17-18 | BLANK | | | 19-20 | 0th word in Hex | | | • | | | | • | | | | 49-50 | 15th word in Hex | | | 51-73 | BLANK | | | | | | 64 | 1-9 | BLANK | | | 10 | : (ASCII character colon) | | | 11-12 | 10 | | | 13 | BLANK | | | 14-16 | Hex address of 1st word on 64th card (1008th word, address normally 3F0) | | | 17-18 | BLANK | | | 19-20 | 1008th word in Hex | | | • | | | | • | | | | 49-50 | 1023rd word in Hex | | | 51-73 | BLANK | The TMS 4732 is a 32k Read Only Memory specifically designed for microprocessor systems to meet the growing need for large program memories. The device has been designed using N-channel Silicon Gate technology and has all the inherent advantages of this technology. The device is mask programmable by Texas Instruments from an 80 column card deck supplied by the user. The card deck specifies the logic level of all 32k memory cells and the function of the two programmable chip-select inputs. \*or inverse (programmable) #### Features - 4k x 8 bit Static ROM - Fully TTL Compatible - · Single 5 volt power supply operation - High performance 450 ns Address access time 300 mW power dissipation - · 3-state outputs for simple system expansion 24-PIN CERAMIC AND PLASTIC ### 2048 x 8 or 4096 x 4 Organization - Total TTL-Compatibility - Maximum Access Time . . . 700 ns - . Minimum Cycle Time . . . 1000 ns - Typical Power Dissipation . . . 450 mW - Open-Drain Output for Wire-OR Configurations - 24-Pin 600-Mil Dual-in-Line Packages - Two Chip-Enable Controls #### description The TMS 4800 JL, NL is a 16384-bit read-only memory, organized as either 2048 words of 8-bits or 4096 words of 4-bits. All inputs are TTL-compatible. The eight open-drain outputs must be connected by pull-down resistors to an external negative supply to drive standard TTL circuits. Two output-enable terminals allow each 2048 x 4-bit array to be read independently as 4-bit words or simultaneously as 8-bit words. Two devices can be OR-tied, with proper choice of programming on the output-enable terminals to be specified by the customer. Addresses may change up to 50 ns after the clock cycle begins. This allows TTL address-decoding circuits to synchronize on the rise of the clock and stabilize during this interval effectively shortening the device read-access time. The TMS 4800 is designed with P-channel enhancement-type technology for high-density, fixed-memory applications such as logic function generation and microprogramming. This ROM is supplied in a ceramic (JL suffix) or plastic (NL suffix) 24-pin package designed for insertion in mounting-hole rows on 600-mil centers. #### operation ## address read (AR) Address read constitutes the master timing signal of the device. After AR goes high, address and output enable inputs latch. The address-read clock is high during the address-valid and output-enable-valid intervals. Data out is valid both before and after AR goes low, since enabled outputs latch during the cycle. #### address (A1-A11) Any of the 2048-word addresses are selected by an 11-bit positive-logic binary word, A1 being the least-significant bit progressing through to A11, which is the most-significant bit. Address inputs can change up to 50 ns after the AR clock goes high and must remain valid 250 ns after AR goes high. This input latching feature allows the user to change address while data is being read. These system advantages result from latching of the internal address register during a short address-valid interval. #### output enable (OE1 and OE2) The ROM consists of two side-by-side 2048-word-by-4-bit arrays. OE1 enables output terminals O1 through O4 and OE2 outputs O5 through O8 with the two arrays being enabled independently. The user may choose any of four combinations by enabling with either a low or high level on OE1 or OE2. To read 8-bit words with a single address, both OE1 and OE2 must be enabled. For 8-bit readout, two devices may be OR-tied to increase the effective size of the ROM system by programming complementary enable levels on corresponding device terminals. ## operation (continued) Output terminals on a single device are OR-tied for a 4096-word x 4-bit organization as follows: O1 to O5; O2 to O6; O3 to O7; and O4 to O8. Since the OE1 and OE2 inputs latch internally, the enable signals may change before or during the output data-valid interval. For additional information on OR-ties, see the section on Expanded Memory Configurations. #### data out (O1-O8) Outputs O1 through O4 are enabled by OE1 with outputs O5 through O8 enabled by OE2. Output transistors are open-drain and compatible with TTL circuits when connected to an external negative supply through a pull-down resistor. All outputs go low immediately after the rise of AR. A disabled output rises to a high level after a propagation delay following the fall of the AR clock if a high logic level was stored. If devices are OR-tied, an enabled output should be read before AR goes low in order to distinguish a stored high from a high coming from the OR-tied disabled output. Because the outputs latch, data on an enabled output remains valid until the next rise of the AR clock. ## functional block diagram ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, V <sub>GG</sub> (see Note 1) | | | | | | | | | | -20 to 0.3 V | |----------------------------------------------|--|--|--|--|--|--|--|--|--|----------------| | All input voltages (see Note 1) . | | | | | | | | | | -20 to 0.3 V | | Operating free-air temperature range | | | | | | | | | | . 0°C to 70°C | | Storage temperature range | | | | | | | | | | -55°C to 150°C | NOTE: 1. Under absolute maximum ratings, voltage values are with respect to V<sub>SS</sub>(substrate). Throughout the remainder of this data sheet voltage values are with respect to a floating ground. <sup>\*</sup>COMMENT: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |-----------------------------------------------------------------|----------------------|-----|-----------------------------------------|------| | Supply voltage, VSS | 4.75 | 5 | 5.25 | V | | Supply voltage, VGG | -11 | -12 | -13 | V | | High-level input voltage, VIH (all inputs) | V <sub>SS</sub> −1.5 | | VSS | V | | Low-level input voltage, VIL (all inputs) (see Note 2) | -4 | | 0.6 | V | | Read cycle time, t <sub>c</sub> (rd) | 1000 | | | ns | | Pulse width, address read high, tw(ARH) | 500 | | 100000 | ns | | Pulse width, address read low, tw(ARL) | 450 | | | ns | | Address-read rise time, tr(AR) | | | 40 | ns | | Address-read fall time, tf(AR) | | | 40 | ns | | Address-read-high-to-address delay time, t <sub>d(ARH-ad)</sub> | | | 50 | ns | | Address-read-high-to-output-enable delay time, td(ARH-OE) | | | 50 | ns | | Address hold time, th(ad) | 250 | | *************************************** | ns | | Output-enable hold time, th(OE) | 250 | | | ns | | Operating free-air temperature, TA | 0 | | 70 | С | NOTE 2. The algebraic convention where the most positive limit is designated as maximum is used in this data sheet for logic voltage levels only. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>‡</sup> | MAX | UNIT | |-----|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|------| | ۷он | High-level output voltage | 1 <sub>OH</sub> ≈ 2.4 mA | 2.5 | | | V | | loL | Low-level output current | V <sub>OL</sub> = 0.4 V | | | 50 | μΑ | | 11 | Input current (all inputs) | V <sub>1</sub> = V <sub>SS</sub> | | | 1 | μА | | ISS | Supply current from VSS | Plant Andrews Committee of the | | 29 | 40 | mA | | IGG | Supply current from VGG | | | -29 | -40 | mA | $<sup>\</sup>mp$ All typical values are at $T_A \approx 25^{\circ}$ C. ## switching characteristics over recommended supply voltage range, $T_A = 0^{\circ}C$ to $70^{\circ}C$ (unless otherwise noted) | | PARAMETER | MIN | TYP‡ | MAX | UNIT | |--------|--------------------------------------------------------|-----|------|-----|------| | ta(ad) | Access time from address | | 550 | 700 | ns | | | Propagation delay time, low-to-high level output from | | | | | | tPLH | address read (output disabled) | 200 | | | | | PD | Propagation delay time from address read to data valid | | 600 | 750 | ns | $<sup>^{\</sup>ddagger}\text{Typical values}$ are measured at VSS = 5 V, VGG = -12 V, and TA = 25 $^{\circ}\text{C}.$ NOTES: 3. Enabled outputs remain valid until next AR pulse. Disabled outputs may be considered valid until 200 ns after the high-to-low transition of AR. <sup>4.</sup> All rise and fall times are ≤20 ns. ## **EXPANDED READ-ONLY MEMORY CONFIGURATIONS** ## SOFTWARE PACKAGE The TMS 4800 JL, NL is a fixed program memory in which the programming is performed by TL at the factory during the manufacturing cycle, to the specific customer inputs supplied in the format shown. The device is organized so that it can be used for storing either 2048 words of 8 bits or 4096 words of 4 bits. Words of 8- or 4-bit lengths are read by proper enable levels on OE1 and OE2. Output O1 is the least-significant bit in an 8-bit word, O5 and O1 in 4-bit words. All addresses and stored words in either organization are coded in octal. Any address up to 2048 can be written as a 4-digit octal number. Any 8-bit binary word can be converted to a 3-bit octal number. In coding, all binary words must be in positive logic and right justified before conversion to octal. Every card must include the following coded information. Column 73-OE1 enable code Column 74-OE2 enable code Columns 75-80 - TI CUSTOM DEVICE NUMBER ZAXXXX (4-DIGIT NUMBER ASSIGNED BY TI) The output enable (OE) option is programmed on the chip with the customer pattern. A high voltage level enable is specified by a "1" in columns 73 or 74, a low voltage level enable by a "0". ### 2048-word by 8-bits #### Code deck format - | Card | Column | Octal Information | |------|--------|-----------------------------------------------------------| | 1 | 1-4 | Octal address (N) of 1st output word on 1st card | | | 5-7 | 1st stored 8-bit word (in octal) | | | 8-10 | 2nd stored 8-bit word (in octal) | | | • | | | | 5052 | 16th stored 8-bit word (in octal) | | 2 | 1-4 | Octal address (N + 16) of 1st output word on 2nd card | | | 5-7 | 17th stored 8-bit word | | | • | | | | 50-52 | 32nd stored 8-bit word | | 128 | 1-4 | Octal address (N + 2032) of 1st output word on 128th card | | | 5-7 | 2033rd stored 8-bit word | | | • | | | | 50–52 | 2048th stored 8-bit word | ### 4096-word by 4-bits Terminals OE1 and OE2 independently enable outputs O1-O4 and O5-O8. Each enable terminal can be programmed to enable with a high or low level input. To read only 4 bits simultaneously from either set of output terminals, the stored information *must* be coded as an 8-bit positive logic binary word converted to octal. Each 4-bit binary word is right justified before forming the 8-bit word. In coding, words 1 and 2049, 2 and 2050, . . . and 2048 and 4096 are combined (08-05 on the left of 04-01) as 8-bit words and converted to octal as in the case of the 2048 by 8 coding instructions. This coding format also requires 128 cards with 16 octal words (32 4-bit binary words) per card. ## **OUTPUT INTERFACE** ## single resistor TTL interface ## MOS interface ## TYPICAL CHARACTERISTICS 575 CERAMIC AND PLASTIC DUAL-IN-LINE PACKAGES - DC to 2-MHz Operation - Static Configuration - Single TTL-Compatible Clock - Inputs and Outputs are Fully TTL-Compatible - Single-Ended (Open-Drain) Buffers - On-Chip Recirculate Logic - Gated-Output Control - Power Supplies . . . 5 V, −12 V - MOS Low-Threshold P-Channel Technology ## description The TMS 3112, is a 6-channel by 32-bit shift register on a single monolithic chip with separate inputs and outputs and a common recirculate control. The TMS 3112 features a common output gating control. The clock and all inputs can be driven directly from Series 74 TTL circuits and all outputs are capable of driving one Series 74 TTL circuit. Cross-coupled inverters (flip-flops) are employed to implement each bit storage location. This static design allows input data rates from dc to 2 MHz and long-term data storage. P-channel enhancement-type low-threshold processing has been employed to reduce power dissipation and provide simple interfaces with bipolar circuits. The TMS 3112 is offered in 24-pin dual-in-line ceramic (JC suffix) or plastic (NC suffix) packages This device is characterized for operation from $-25^{\circ}\mathrm{C}$ to $85^{\circ}\mathrm{C}$ ## applications The TMS 3112, can be used in printers, terminals, and peripheral (IBM System 3) applications where 32, bits of serial storage are needed. ## TMS 3112 JC, NC; HEX 32-BIT STATIC SHIFT REGISTER ## operation Transfer of data into and out of the shift register occurs on the low-to-high transition of the clock. Input data must be set up a minimum time before the low-to-high transition and must be held for a minimum time after that transition. For long-term data storage, the clock must be maintained high, and in this mode the recirculate and data input levels may change without affecting the data output levels. Recirculate occurs on the low-to-high clock transition with the recirculate control high. The recirculate control level must be set up a minimum time before this transition and held a minimum time after the transition. Data is entered with the recirculate control low. During recirculation, data is continuously available at the outputs when the output gate control is low. A high level on the output gate control forces all outputs low. Data inputs are inhibited during recirculation. #### functional block diagram ## **FUNCTION TABLE** | RECIRCULATE | INPUT | FUNCTION | |-------------|-------|--------------| | н | L | Recirculate | | н | н | Recirculate | | L | L | L is written | | L | н | H is written | H = high level L = low level ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, VGG (see Note 1) | | | | | | | | | | | -20 V to 0.3 V | |-------------------------------------------|------|--|--|--|--|--|--|--|--|--|----------------| | Clock input voltage (see Note 1) | | | | | | | | | | | -20 V to 0.3 V | | Data input voltage (see Note 1) | | | | | | | | | | | -20 V to 0.3 V | | Operating free-air temperature rang | je . | | | | | | | | | | -25°C to 85°C | | Storage temperature range | | | | | | | | | | | -55°C to 150°C | | NOTE 1: Under absolute maximum ratings, v | | | | | | | | | | | | the remainder of this data sheet voltage values are with respect to a floating ground. \*Comment: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## TMS 3112 JC, NC; HEX 32-BIT STATIC SHIFT REGISTER ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |---------------------------------------------------------|----------------------|-----|--------|------| | Supply voltage, VGG | -11 | -12 | -13 | V | | Supply voltage, VSS | 4.75 | 5 | 5.25 | V | | High-level input voltage, VIH | V <sub>SS</sub> −1.3 | | Vss | V | | High-level clock voltage, $V_{IH(\phi)}$ | V <sub>SS</sub> −1.3 | | Vss | V | | Low-level input voltage, VIL | | | VSS -4 | V | | Low-level clock voltage, V <sub>IL</sub> (φ) | | | Vss -4 | V | | Clock pulse transition time, low-to-high-level, tTLH(φ) | | | 5000 | ns | | Clock pulse transition time, high-to-low-level, tTHL(φ) | | | 5000 | ns | | Pulse width, clock high, t <sub>W(pH)</sub> | 300 | | •• | ns | | Pulse width, clock low, t <sub>W</sub> (φL) | 150 | | 50000 | ns | | Recirculate pulse width, tw(rec) | 250 | | | ns | | Data setup time, t <sub>su(da)</sub> | 60 | | | ns | | Recirculate setup time, t <sub>su</sub> (rec) | 120 | | | ns | | Data hold time, th(da) | 60 | | | ns | | Recirculate hold time, th(rec) | 100 | | | ns | | Clock frequency, f <sub>Ø</sub> | 0 | | 2 | MHz | | Operating free-air temperature, TA | -25 | | 85 | °c | ## electrical characteristics under nominal operating conditions, $T_A = -25^{\circ}C$ to $85^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | |----------------|--------------------------------------------|-----------------------------------------------------------|------------------------------------------|--------------------|-----|------|------| | Voн | High-level output voltage | R <sub>L</sub> = 7.5 kΩ to V | 'GG | V <sub>SS</sub> -1 | | | V | | VOL | Low-level output voltage | R <sub>L</sub> = 7.5 kΩ to V<br>l <sub>OL</sub> ≈ −1.6 mA | 'GG <sup>,</sup> | | | 0.6 | V | | t <sub>l</sub> | Input current (all inputs) | V1 = 0 V | | | | -500 | nA | | IGG | Supply current from VGG | Load = 1 TTL gat<br>f = 1 MHz, | e (see Note 2).<br>T <sub>A</sub> = 25°C | | -15 | -25 | mA | | ISS | Supply current from VSS | Load = 1 TTL gat<br>f = 1 MHz, | e (see Note 2),<br>TA = 25°C | | 25 | 30 | mA | | PD | Power dissipation | Load = 1 TTL gat<br>f = 1 MHz, | e (see Note 2),<br>T <sub>A</sub> = 25°C | | 425 | 500 | mW | | Ci | Input capacitance, all inputs except clock | VI = VSS. | f = 1 MHz | | 5 | 7 | pF | | Ci(o) | Clock input capacitance | V <sub>I (φ)</sub> = V <sub>SS</sub> , | f = 1 MHz | | 6 | 7 | pF | <sup>†</sup> All typical values are at TA = 25°C. NOTE 2: For final test purposes, a worst-case TTL load is simulated by a load of 2.7 k $\Omega$ and a capacitance of 10 pF, ## switching characteristics under nominal operating conditions, $T_A = -25^{\circ}C$ to 85°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|------| | <sup>t</sup> PLH | Propagation delay time, low-to-high-<br>level output from clock | $R_L = 7.5 \text{ k}\Omega \text{ to VGG}$ | | 350 | 440 | ns | | <sup>t</sup> PHL | Propagation delay time, high-to-low-<br>level output from clock | C <sub>L</sub> = 70 pF | | 350 | 440 | ns | | <sup>t</sup> PLH | Propagation delay time, low-to-high-<br>level output from output control | $R_L = 7.5 \text{ k}\Omega$ to $V_{GG}$ , | | 180 | 250 | ns | | <sup>t</sup> PHL | Propagation delay time, high-to-low-<br>level output from output control | C <sub>L</sub> = 70 pF | | 180 | 250 | ns | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A} = 25^{\circ}$ C. ## TMS 3112 JC, NC; HEX 32-BIT STATIC SHIFT REGISTER ## voltage waveforms NOTE: Measurements are made at 90% (high) and 10% (low) timing points. - Static Configuration - Single TTL-Compatible Clock - Inputs and Outputs Fully TTL-Compatible - On-Chip Recirculate Logic - Power Supplies . . . 5 V, −12 V - Low-Threshold Technology ### description The TMS 3113 JC, NC and TMS 3114 JC, NC are dual static shift registers with independent input, output, and recirculate controls for each register. A single-phase clock is common to both registers. The clock and all inputs can be driven from Series 74 TTL circuits and each output can drive one Series 74 TTL circuit. 16-PIN CERAMIC AND PLASTIC DUAL-IN-LINE PACKAGES Three clocks are generated internally. Cross-coupled inverters (flip-flops) are employed to implement each bit storage location. This static design allows data rates from dc to 2 MHz and long-term data storage. P-channel enhancement-type low-threshold processing has been employed to reduce power dissipation and provide simple interfaces with bipolar circuits. The TMS 3113 and TMS 3114 are offered in 16-pin dual-in-line ceramic (JC suffix) or plastic (NC suffix) packages designed for insertion in mounting-hole rows on 300 mil centers. These devices are characterized for operation from -25°C to 85°C. ## applications The TMS 3113 and TMS 3114 can be used in printers, peripherals, and display equipment. #### operation Transfer of data into and out of the shift register occurs on the low-to-high transition of the clock. Input data must be set up a minimum time before the low-to-high transition and must be held for a minimum time after that transition. For long-term data storage, the clock must be maintained high, and in this mode the recirculate and data input levels may change without affecting the data output levels. Data recirculation is accomplished by externally connecting each output to the corresponding input. Recirculate occurs on the low-to-high clock transition with the recirculate control high. The recirculate control level must be set up a minimum time before this transition and held a minimum time after the transition. Data is entered with the recirculate control low. During recirculation, data is continuously available at the outputs and data inputs are inhibited. ## TMS 3113 JC, NC; TMS 3114 JC, NC DUAL 133-, 128-BIT STATIC SHIFT REGISTERS absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage V <sub>DD</sub> (see Note 1) | | | | | | | | | | | | −6 V to 0.3 V | |---------------------------------------------|---|--|--|--|--|--|--|--|--|--|--|----------------| | Supply voltage VGG (see Note 1) | | | | | | | | | | | | -20 V to 0.3 V | | Clock input voltage (see Note 1) . | | | | | | | | | | | | -15 V to 0.3 V | | Data input voltage (see Note 1) . | | | | | | | | | | | | | | Operating free-air temperature range | : | | | | | | | | | | | −25°C to 85°C | | Storage temperature range | | | | | | | | | | | | -55°C to 150°C | | | | | | | | | | | | | | | NOTE 1: Under absolute maximum ratings, voltage values are with respect to the normally most-positive supply, V<sub>SS</sub> (substrate). Throughout the remainder of this data sheet voltage values are with respect to V<sub>DD</sub>. \*Comment: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating \*Comment: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |----------------------------------------------------------------------|------|------|-------|------| | Supply voltage, V <sub>DD</sub> | | 0 | | V | | Supply voltage, VGG | -11 | -12 | -13 | V | | Supply voltage, VSS | 4.75 | 5 | 5.25 | V | | High-level input voltage, V <sub>IH</sub> | 3.5 | | | V | | High-level clock input voltage, V <sub>IH</sub> (φ) | 3.5 | | | V | | Low-level input voltage, VIL | | | 0.6 | V | | Low-level clock input voltage, V <sub>IL</sub> (φ) | | | 0.6 | V | | Clock pulse transition time, low-to-high-level, t <sub>TLH</sub> (φ) | | 0.02 | 5 | μs | | Clock pulse transition time, high-to-low-level, $t_{THL}(\phi)$ | | 0.02 | 5 | μs | | Pulse width, clock high, tw(pH) | 330 | | 00 | ns | | Pulse width, clock low, t <sub>W</sub> (φL) | 130 | | 50000 | ns | | Data setup time, t <sub>su(da)</sub> | 100 | | | ns | | Recirculate setup time, t <sub>su</sub> (rec) | 100 | | | ns | | Data hold time, th(da) | 100 | | | ns | | Recirculate hold time, th(rec) | 150 | | | ns | | Clock frequency, fo | 0 | | 2 | MHz | | Operating free-air temperature, TA | -25 | | 85 | °C | # TMS 3113 JC, NC; TMS 3114 JC, NC DUAL 133-, 128-BIT STATIC SHIFT REGISTERS ## electrical characteristics under nominal operating conditions, $T_A = -25^{\circ}C$ to $85^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|--------------------------------------------|------------------------------------|-----|-----|------|------| | VOH | High-level output voltage | I <sub>OH</sub> = 0.2 mA | 4 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 1.6 mA | | | 0.5 | V | | 11_ | Input current (all inputs) | V <sub>1</sub> = 0.6 V | | | -500 | nA | | IGG | Supply current from VGG | Load = 1 TTL gate (see Note 2) | | -17 | | mA | | Iss | Supply current from VSS | Load = 1 TTL gate (see Note 2) | | 32 | | mA | | PD | Power dissipation | Load = 1 TTL gate (see Note 2) | | 360 | | mW | | Ci | Input capacitance, all inputs except clock | V <sub>1</sub> = 5 V, f = 1 MHz | 1 | 8 | 12 | pF | | Ci(p) | Clock input capacitance | V <sub>1(φ)</sub> = 5 V, f = 1 MHz | | 9 | 13 | pF | <sup>†</sup> All typical values are at T<sub>A</sub> = 25°C. NOTE 2: For final test purposes, a worst-case TTL load is simulated by a load of 2.7 kΩ and a capacitance of 10 pF. ## switching characteristics under nominal operating conditions, $T_A = -25^{\circ} \text{C}$ to $85^{\circ} \text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------|-------------------------------------------|----------------------------------|-----|------------------|-----|------| | | Propagation delay time, low-to-high-level | 1 Series 74 TTL Load + 10 pF | | 300 | 250 | | | tPLH | output from clock | OR | | 300 | 350 | ns | | | Propagation delay time, high-to-low-level | 10 M $\Omega$ + 10 pF (MOS Load) | | 200 | 250 | | | TPHL | output from clock | (see Note 3) | | 300 | 350 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at T<sub>A</sub> = 25°C. NOTE 3: For final test purposes, a worst-case TTL load is simulated by a load of 2.7 kΩ and a capacitance of 10 pF. A worst-case MOS load is simulated by a load of 10 MΩ and 10 pF. All loads are connected between output and V<sub>SS</sub>. ## voltage waveforms NOTE: Timing points are at 90% (high) and 10% (low) unless otherwise noted BULLETIN NO. DL-S 7512267, MAY 1975 - DC to 2.5-MHz Operation - Static Configuration - Single TTL-Compatible Clock - Inputs and Outputs Fully TTL-Compatible - Push-Pull Output Buffers - On-Chip Recirculate Logic - Power Supplies . . . 5 V, −12 V - Low-Threshold MOS Technology ## description The TMS 3120 and TMS 3121 are quad 80-bit and quad 64-bit shift registers with independent inputs, outputs, and recirculate controls for each register. A single-phase clock is common to all registers. The clock and data inputs can be driven from Series 74 TTL circuits and the push-pull output buffers can drive one TTL load or low-level MOS loads without external pull-up resistors. Cross-coupled inverters (flip-flops) are employed to implement each bit storage location. This static design allows input data rates from dc to 2.5 MHz and long-term data storage. P-channel enhancement-type low-threshold processing has been employed to reduce power dissipation and provide simple interface with bipolar circuits. The TMS 3120 and TMS 3121 are offered in 16-pin dual-in-line ceramic (JC suffix) or plastic (NC suffix) packages designed for insertion in mounting-hole rows on 300-mil centers. These devices are characterized for operation from -25°C to 85°C. ## applications The TMS 3120 can be used in card punch, key-to-tape, key-to-disk, printer, and CRT display equipment for both 40and 80-column applications. The TMS 3121 is used in general purpose buffer memories. #### operation Transfer of data into and out of the shift register occurs on the high-to-low transition of the clock. Input data must be set up a minimum time before the high-to-low clock transition and must be held for a minimum time after that transition. For long term data storage, the clock must be maintained low, and in this mode the recirculate and data input levels may change without affection the data output levels. Recirculate occurs on the high-to-low clock transition with the recirculate control high. The recirculate control must be set up a minimum time before this transition and held a minimum time after the transition. Data is entered with the recirculate control low. During recirculation, data is continuously available at the output and the data input is inhibited. # TMS 3120 JC, NC; TMS 3121 JC, NC QUADRUPLE 80-, 64-BIT STATIC SHIFT REGISTERS ## functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, V <sub>DD</sub> (see Note 1) | | | | | | | | | | | | -20 V to 0.3 V | |----------------------------------------------|---|--|--|--|--|--|--|--|--|--|--|-----------------------------------| | Supply voltage, V <sub>GG</sub> (see Note 1) | | | | | | | | | | | | -20 V to 0.3 V | | Clock input voltage (see Note 1) | | | | | | | | | | | | -20 V to 0.3 V | | Data input voltage (see Note 1) | | | | | | | | | | | | -20 V to 0.3 V | | Operating free-air temperature range | e | | | | | | | | | | | $-25^{\circ}$ C to $85^{\circ}$ C | | Storage temperature range | | | | | | | | | | | | -55°C to 150°C | NOTE 1: Under absolute maximum ratings, voltage values are with respect to the normally most-positive supply, V<sub>SS</sub> (substrate). Throughout the remainder of this data sheet voltage values are with respect to V<sub>DD</sub>. ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |----------------------------------------------------------------------|----------------------|-----|--------|------| | Supply voltage, VDD | | 0 | | V | | Supply voltage, VGG | 11 | -12 | -13 | V | | Supply voltage, VSS | 4.75 | 5 | 5.25 | V | | High-level input voltage, V <sub>IH</sub> | V <sub>SS</sub> −1.6 | | | V | | High-level clock input voltage, V <sub>IH</sub> (φ) | V <sub>SS</sub> -1.6 | | | V | | Low-level input voltage, VIL | | | 8.0 | V | | Low-level clock input voltage, V <sub>IL(φ)</sub> | | | 0.8 | V | | Clock pulse transition time, low-to-high-level, t <sub>TLH</sub> (φ) | | | 10 | μs | | Clock pulse transition time, high-to-low-level, t <sub>THL</sub> (φ) | : | | 10 | μs | | Pulse width, clock high, t <sub>W</sub> (φH) | 200 | | 100000 | ns | | Pulse width, clock low, t <sub>W</sub> (φL) | 200 | | 00 | ns | | Data setup time, t <sub>su(da)</sub> | 190 | | | ns | | Recirculate setup time, t <sub>su</sub> (rec) | 190 | | | ns | | Data hold time, th(da) | 90 | | | ns | | Recirculate hold time, th(rec) | 90 | | | ns | | Clock frequency, fo (see Note 2) | 0 | - | 2.5 | MHz | | Operating free-air temperature, TA | -25 | | 85 | °C | NOTE 2: For cascading, data input frequency = 2 MHz maximum. <sup>\*</sup>Comment: Stresses beyond those listed under "Absolute Maximum Batings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## TMS 3120 JC, NC; TMS 3121 JC, NC QUADRUPLE 80-, 64-BIT STATIC SHIFT REGISTERS ## electrical characteristics under nominal operating conditions, $T_A = -25^{\circ} C$ to $85^{\circ} C$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYPT | MAX | UNIT | |----------------|--------------------------------------------|--------------------------------------------------------------------|-----------------------------------------|------|------| | VOH | High-level output voltage | I <sub>OH</sub> = 100 μA | V <sub>SS</sub> -1 V <sub>SS</sub> -0.5 | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 1.6 mA | 0.2 | 0.4 | V | | l <sub>l</sub> | Input current (all inputs) | V <sub>I</sub> = 0 | | -0.1 | μА | | IGG | Supply current from VGG | Load = 1 TTL gate (see Note 3)<br>f = 1 MHz, T <sub>A</sub> = 25°C | -10 | -15 | mA | | ISS | Supply current from V <sub>SS</sub> | Load = 1 TTL gate (see Note 3)<br>f = 1 MHz, TA = 25°C | 30 | 35 | mA | | PD | Power dissipation | Load = 1 TTL gate (see Note 3)<br>f = 1 MHz, T <sub>A</sub> = 25°C | | 355 | mW | | Ci | Input capacitance, all inputs except clock | V <sub>I</sub> = V <sub>SS</sub> , f = 1 MHz | 3.5 | 5 | ρF | | Ci(o) | Clock input capacitance | V <sub>I(φ)</sub> = V <sub>SS</sub> , f = 1 MHz | 3.5 | 5 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A} = 25^{\circ}$ C. NOTE 3: For test purposes, a TTL load is simulated by a load of 2.7 k $\Omega$ and 20 pF between the output and VSS. ## switching characteristics under nominal operating conditions, $T_A = -25^{\circ} C$ to $85^{\circ} C$ | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |------------------|-------------------------------------------------------------|----------------------------------------------------|-----|-----|------| | tPLH | Propagation delay time, low-to-high-level output from clock | 1 Series 74 TTL Load + 10 pF | 100 | 400 | ns | | tPHL | Propagation delay time, high-to-low-level output from clock | (see Note 4) | 100 | 400 | ns | | <sup>t</sup> PLH | Propagation delay time, high-to-low-level output from clock | $R_L = 10 \text{ M}\Omega$ , | 100 | 300 | ns | | <sup>t</sup> PHL | Propagation delay time, low-to-high-level output from clock | C <sub>L</sub> = 10 pF (MOS Load),<br>(see Note 4) | 100 | 300 | ns | NOTE 4: For final test purposes, a worst-case TTL load is simulated by a load of 2.7 k $\Omega$ and a capacitance of 10 pF. A worst-case MOS load is simulated by a load of 10 M $\Omega$ and 10 pF. All loads are connected between output and VSS. ## voltage waveforms NOTE: For the clock input and output data, timing points are 90% (high) and 10% (low). All other timing points are at 50% MAY 1975 - DC to 2.5-MHz Operation - Static Configuration - Single TTL-Compatible Clock - Inputs and Outputs Fully TTL-Compatible - Push-Pull Output Buffers - On-Chip Recirculate Logic - Power Supplies . . . 5 V , −12 V - Seven Standard Bit Lengths ## 8-PIN PLASTIC DUAL-IN-LINE PACKAGE (TOP VIEW) #### description This series is a family of MOS dual static shift registers. These circuits are monolithically constructed by use of thick-oxide techniques and P-channel enhancement-type transistors, which allow TTL-compatibility for ease of system design. An on-chip clock generator provides three internal phases from a single external TTL-level clock. All inputs including the low-capacitance clock can be driven directly from Series 74 TTL circuits without the need for pull-up resistors. The push-pull outputs are compatible with Series 74 TTL and have a fan-out capability of one TTL load. A current limiter has been incorporated in the output buffers to reduce power dissipation when driving bipolar logic. No external components are needed for TTL interface. Cross-coupled inverters (flip-flops) are employed to implement each bit storage location. This static design allows input data rates from dc to 2.5 MHz and long-term data storage. Recirculate logic has been incorporated on the chip to simplify system design. These devices are offered in the 8-pin dual-in-line plastic package (suffix NC). The 8-pin dual-in-line package is designed for insertion in mounting-hole rows on 300-mil centers. These devices are characterized for operation from $-25^{\circ}$ C to $85^{\circ}$ C. #### applications Various bit lengths are offered to cover most computer peripheral applications such as printers, buffer memories, and CRT refresh memories. ## operation Transfer of data into and out of the shift registers occurs on the low-to-high transition of the clock. Input data must be set up a minimum time before the low-to-high clock transition and must be held for a minimum time after that transition. For long-term data storage, the clock must be maintained high, and in this mode the recirculate and data input levels may change without affecting the data output levels. Recirculate occurs on the low-to-high clock transition with the recirculate control low. The recirculate control must be set up a minimum time before this transition and held a minimum time after the transition. Data is entered with the recirculate control high. During recirculation, data is continuously available at the output and the data input is inhibited. # TMS 3127, 3128, 3129, 3130, 3132 LC, NC DUAL 100-, 128-, 132-, 133-, 144-BIT STATIC SHIFT REGISTERS ## functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, V <sub>GG</sub> (see Note 1) | | | | | | | | | | . ' | -20 V to 0.3 V | |----------------------------------------------|--|--|--|--|--|--|--|--|--|-----|----------------| | Clock input voltage (see Note 1) . | | | | | | | | | | | -20 V to 0.3 V | | Data input voltage (see Note 1) . | | | | | | | | | | | -20 V to 0.3 V | | Operating free-air temperature range | | | | | | | | | | | - 25°C to 85°C | | Storage temperature range | | | | | | | | | | | -55°C to 150°C | NOTE 1: Under absolute maximum ratings, voltage values are with respect to the normally most-positive supply, VSS (substrate). Throughout the remainder of this data sheet voltage values are with respect to a floating ground. \*Comment: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |---------------------------------------------------------|----------------------|------|----------------------|------| | Supply voltage, VGG | -11 | -12 | -13 | V | | Supply voltage, VSS | 4.5 | 5 | 5.5 | V | | High-level input voltage, V <sub>IH</sub> | V <sub>SS</sub> -1.8 | | | V | | Low-level input voltage, VIL | | V | SS -3.9 | V | | Clock pulse transition time; low-to-high level, tTLH(φ) | | 0.02 | 5 | μs | | Clock pulse transition time, high-to-low level, tTHL(o) | | 0.02 | 5 | μs | | Pulse width, clock high, t <sub>W</sub> ( $\phi$ H) | 300 | | œ | ns | | Pulse width, clock low, t <sub>W</sub> (φL) | 100 | 1 | 000000 | ns | | Recirculate pulse width, tw(rec) | 125 | | Without Continues on | ns | | Data setup time, t <sub>Su</sub> (da) | 80 | | | ns | | Recirculate setup time, t <sub>su</sub> (rec) | 100 | | | ns | | Data hold time, th(da) | 80 | | | ns | | Recirculate hold time, th(rec) | 25 | | | ns | | Clock frequency, fo | 0 | | 2.5 | MHz | | Operating free-air temperature, TA | -25 | | 85 | C | # TMS 3127, 3128, 3129, 3130, 3132 LC, NC DUAL 100-, 128-, 132-, 133-, 144-BIT STATIC SHIFT REGISTERS # electrical characteristics under nominal operating conditions, $T_A = -25^{\circ} \text{C}$ to 85°C (unless otherwise noted) | | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | |----------------|--------------------------------------------|-------------------------------|-------------------------|-----|-----|------|------| | VOH | High-level output voltage | IOH = 0.2 mA | | 4 | | | V | | VOL | Low-level output voltage | IOL = 1.6 mA | | | | 0.4 | V | | I <sub>1</sub> | Input current (all inputs) | V <sub>I</sub> = 0.8 V | | | | -500 | nA | | los | Short-circuit output current | VO = 0 V. | V <sub>GG</sub> = -11 V | | | -10 | mA | | IGG | Supply current from VGG | f = 2.5 MHz, | 1 TTL load (see Note 2) | | -22 | -30 | mA | | PD | Power dissipation | f = 2.5 MHz, | 1 TTL load (see Note 2) | | 374 | 510 | mW | | Ci | Input capacitance, all inputs except clock | V <sub>I</sub> = 5 V, | f = 1 MHz | | 3.5 | 5 | pF | | Ci(o) | Clock input capacitance | V <sub>1(\$\phi)</sub> = 5 V, | f = 1 MHz | | 3.5 | 5 | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at T<sub>A</sub> = 25°C. NOTE 2: For test purposes, a TTL load is simulated by a load of 2.7 k $\Omega$ and 20 pF between the output and VSS ## switching characteristics under nominal operating conditions, $T_{\Delta} = -25^{\circ} \text{C}$ to $85^{\circ} \text{C}$ | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |------|--------------------------------------|--------------------------------|-----|-----|------| | | Propagation delay time, low-to-high- | | | 250 | | | †PLH | level output from clock | London LTTL and (see Nove 2) | | 250 | ns | | | Propagation delay time, high-to-low- | Load = 1 TTL gate (see Note 3) | | 250 | T | | TPHL | level output from clock | | ] | 250 | ns | NOTE 3: For test purposes, a TTL load is simulated by a load of 2.7 k $\Omega$ and 20 pF between the output and V $_{SS}$ . ### voltage waveforms NOTE All timing measurements are made at 10% or 90% points - Dynamic Configuration - Single TTL-Compatible Clock - Inputs and Outputs Fully TTL-Compatible - On-Chip Recirculate Logic - Power Supplies . . . 5 V, −12 V - MOS Low-Threshold Self-Aligned-Gate Technology ## description The TMS 3409 and TMS 3417 are quad 80-bit and quad 64-bit shift registers, respectively, with independent inputs, outputs, and recirculate controls for each register. A single external clock signal generates two internal clock phases to each register. The clock and all inputs can be driven from Series 74 TTL circuits and all outputs can drive TTL circuits without the use of external resistors. P-channel enhancement-type low-threshold processing with self-aligned gates has been employed to reduce power dissipation and provide simple interfaces with bipolar circuits. The TMS 3409 and TMS 3417 are offered in 16-pin dual-in-line ceramic (JC suffix) or plastic (NC suffix) packages designed for insertion in mounting-hole rows on 300-mil centers. These devices are characterized for operation from -25°C to 85°C. ## applications The TMS 3409 and TMS 3417 can be used in terminals, CRT displays, key-to-tape, key-to-disk, and card-punch applications. ## operation Transfer of data into and out of the shift register occurs on the high-to-low transition of the clock with output data becoming valid after a specified propagation delay following that transition. Input data must be set up a minimum time before the high-to-low transition and must be held for a minimum time after that transition. Recirculate occurs on the high-to-low clock transition with the recirculate control high. The recirculate control level must be set up a minimum time before this transition and held a minimum time after the transition. Data is entered with the recirculate control low. During recirculation, data is continuously available at the outputs and data inputs are inhibited. # TMS 3409 JC, NC; TMS 3417 JC, NC QUADRUPLE 80-, 64-BIT DYNAMIC SHIFT REGISTERS ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, VDD (see Note 1) | | | | | | | | | | | -20 V to 0.3 V | |--------------------------------------|--|--|--|--|--|--|--|--|--|--|----------------| | Supply voltage, VGG (see Note 1) | | | | | | | | | | | -20 V to 0.3 V | | Clock input voltage (see Note 1) . | | | | | | | | | | | -20 V to 0.3 V | | Data input voltage (see Note 1) . | | | | | | | | | | | -20 V to 0.3 V | | Operating free-air temperature range | | | | | | | | | | | -25°C to 85°C | | Storage temperature range | | | | | | | | | | | -55°C to 150°C | NOTE 1: Under absolute maximum ratings, voltage values are with respect to the normally most-positive supply, VSS (substrate). Throughout the remainder of this data sheet voltage values are with respect to Vpp. ## recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |---------------------------------------------------|--------------------|-----|-------|------| | Supply voltage, VDD | | 0 | | V | | Supply voltage, VGG | -11 | -12 | -13 | V | | Supply voltage, V <sub>SS</sub> | 4.75 | 5 | 5.25 | V | | High-level input voltage, VIH | ∨ <sub>SS</sub> −2 | | Vss | V | | High-level clock input voltage, $V_{IH}(\phi)$ | V <sub>SS</sub> -2 | | Vss | V | | Low-level input voltage, V <sub>IL</sub> | 0 | | 0.8 | V | | Low-level clock input voltage, V <sub>IL(φ)</sub> | 0 | | 0.4 | V | | Pulse width, clock high, tw(oH) | 75 | | 50000 | ns | | Pulse width, clock low, t <sub>W</sub> (φL) | 125 | | 50000 | ns | | Data setup time, t <sub>su(da)</sub> | 50 | | | ns | | Recirculate setup time, t <sub>su</sub> (rec) | 200 | | | ns | | Data hold time, th(da) | 50 | | | ns | | Recirculate hold time, th(rec) | 100 | | | ns | | Clock frequency, $f_{\phi}$ | 0.01 | | 5 | MHz | | Operating free-air temperature, TA | -25 | | 85 | °c | <sup>\*</sup>Comment: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## TMS 3409 JC, NC; TMS 3417 JC, NC QUADRUPLE 80-, 64-BIT DYNAMIC SHIFT REGISTERS # electrical characteristics under nominal operating conditions, $T_A = -25^{\circ}C$ to $85^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|--------------------------------------------|-------------------------------------------------|--------------------|----------------------|------|------| | Voн | High-level output voltage | I <sub>OH</sub> = 0.5 mA | V <sub>SS</sub> -1 | V <sub>SS</sub> -0.5 | Vss | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 1.6 mA | | 0.3 | 0.4 | V | | 1 | Input current (all inputs) | V <sub>1</sub> = 0 | | | -100 | nA | | IGG | Supply current from V <sub>GG</sub> | Load = 1 TTL gate (see Note 2),<br>f = 1 MHz | | -10 | -12 | mA | | ISS | Supply current from V <sub>SS</sub> | Load = 1 TTL gate (see Note 2),<br>f = 1 MHz | | 33 | 47 | mA | | PD | Power dissipation | Load = 1 TTL gate (see Note 2),<br>f = 1 MHz | | 285 | 400 | mW | | Ci | Input capacitance, all inputs except clock | V <sub>I</sub> = V <sub>SS</sub> , f = 1 MHz | | | 10 | pF | | Ci(o) | Clock input capacitance | V <sub>1(φ)</sub> = V <sub>SS</sub> , f = 1 MHz | | | 25 | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at T<sub>A</sub> = 25°C. NOTE 2: For final test purposes, a worst-case TTL load is simulated by a load of 2.7 k $\Omega$ and a capacitance of 10 pF. ## switching characteristics under nominal operating conditions, $T_A = -25^{\circ}C$ to $85^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|-------------------------------------------------------------|--------------------------------------------------|-----|------------------|-----|------| | tPLH | Propagation delay time, low-to-high-level output from clock | 1 Series 74 TTL Load + 10 pF<br>OR | | 100 | 160 | ns | | tPHL | Propagation delay time, high-to-low-level output from clock | 10 M $\Omega$ + 10 pF (MOS Load)<br>(see Note 3) | | 100 | 160 | ns | | tTLH | Transition time, low-to-high-level output | 1 Series 74 TTL Load + 10 pF | | | 60 | ns | | <sup>t</sup> THL | Transition time, high-to-low-level output | (see Note 3) | | | 50 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $T_{\Delta} = 25^{\circ}$ C. NOTE 3: For final test purposes a worst-case TTL load is simulated by a load of 2.7 kΩ and a capacitance of 10 pF. A worst-case MOS load is simulated by a load of 10 MΩ and 10 pF. All loads are connected between output and V<sub>SS</sub>. ## voltage waveforms NOTE 3. All timings are with respect to 50% points of transitions with the exception of clock transition times, which are measured at 90% (high) and 10% (low). 40-PIN CERAMIC AND PLASTIC DUAL-IN-LINE PACKAGES 22 TBRE 21 MR - Transmits, Receives, and Formats Data - Full-Duplex or Half-Duplex Operation - Operation from DC to 200 kHz - Static Logic - Buffered Parallel Inputs and Outputs - Programmable Word Lengths . . . 5, 6, 7, 8 Bits - Programmable Information Rate - Programmable Parity Generation/Verification - Programmable Parity Inhibit - Automatic Data Formatting - Automatic Status Generation - 3-State Push-Pull Buffers - Low-Threshold Technology - Standard Power Supplies . . . 5 V, -12 V - Full TTL Compatibility . . . No External Components #### description The TMS 6011 JC, NC is an MOS/LSI subsystem designed to provide the data interface between a serial communications link and data processing equipment such as a peripheral or a computer. The device is often referred to as an asynchronous data interface or as a universal asynchronous receiver/transmitter (UART). (TOP VIEW) 40 TC **VSS** 1 39 PS **VGG** 2 38 WI S1 VDD з П 37 WLS2 ROD 4 ROB 5 36 SBS RO7 36 PI 6 R06 7 34 CRL 33 TI8 RO6 R 32 T17 RO4 9 31 RO3 10 TIG **]** 30 T15 RO2 11 29 RO1 12 TIA 28 TI3 PF 13 27 TI2 FE 14 OE 15 26 TI1 SED 16 25 TO RC 17 24 TRE DRR 18 23 TBRL The receiver section of the TMS 6011 will accept serial data from the transmission line and convert it to parallel data. The serial word will have start, data, and stop bits. Parity may be generated and verified. The receiver section will validate the received data transmission by checking proper start, parity, and stop bits, and will convert the data to parallel. DR 19 RI 20 The transmitter section will accept parallel data, convert it to serial form, and generate the start, parity, and stop bits. The TMS 6011 is a fully programmable circuit allowing maximum flexibility of operation, defined as follows: - The receiver and transmitter sections are separate and can operate either in full-duplex (simultaneous transmission and reception) or in half-duplex mode (alternate transmission and reception). - The data word may be externally selected to be 5, 6, 7, or 8 bits long. - Baud rate is externally selected by the clock frequency. Clock frequency can vary between 0 and 200 kHz. - Parity, which is generated in the transmit mode and verified in the receive mode, can be selected as either odd or even. It is also possible to disable the parity bit by inhibiting the parity generation and verification. - The stop bit can be selected as either a single- or a double-bit stop. - Static logic is used to maximize flexibility of operation and to simplify the task of the user. The data holding registers are static and will hold a data word until it is replaced by another word. - Asynchronous operation allows the use of a single transmission line. The clock period has to be within ±4% of 1/16 of the time for one bit for the transmitter and/or receiver but no phase relationship is required. To allow for a wide range of possible configurations, three-state push-pull buffers have been used on all outputs except **Transmitter Output (TO)** and **Transmitter Register Empty (TRE)**. They allow the wire-OR configuration. #### description (continued) The TMS 6011 can be used in a wide range of data handling equipment such as modems, peripherals, printers, data displays, and minicomputers. By taking full advantage of the latest MOS/LSI design and processing techniques, it has been possible to implement the entire transmit, receive, and format function necessary for digital data communication in a single package, avoiding the cumbersome circuitry previously necessary. P-channel enhancement-type low-threshold technology permits the use of standard power supplies (5 V, -12 V) as well as direct TTL interface. No external components are needed. The TMS 6011 is offered in both 40-pin dual-in-line ceramic (JC suffix) and plastic (NC suffix) packages designed for insertion in mounting-hole rows on 600-mil centers. The device is characterized for operation from -25°C to 85°C. ## operation The operation can be best understood by visualizing the TMS 6011 as three separate sections: 1) common control, 2) transmitter, and 3) receiver. The transmitter and receiver sections are independent while the control section directs both receive and transmit. #### common control section The common control section will direct both the receiver and the transmitter sections. The initialization of the TMS 6011 is performed through the Master Reset (MR) terminal. The MR terminal is strobed to a high level after power turn-on to reset all status and transmitter registers and to reset Transmitter Output (TO) to a high level. The Receiver Outputs (RO1-RO8) are not controlled by the MR terminal. Status flags Parity Error, Framing Error, Overrun Error, Data Ready, and Transmitter Buffer Register Empty are disabled when the Status Flags Disable (SFD) is at a high level. When disabled, the status flags float (three-state buffers are in the high-impedance state). The Transmitter Register Empty (TRE) status flag is not a three-state output. The number of bits per word is controlled by the Word Length Select 1 (WLS1) and Word Length Select 2 (WLS2) inputs. The word length may be 5, 6, 7, or 8 bits. Selection is as follows: | VORD LENGTH | WLS1 | WLS2 | |-------------|------|------| | 5 | Low | Low | | 6 | High | Low | | 7 | Low | High | | 8 | High | High | The parity to be checked by the receiver and generated by the transmitter is determined by the **Parity Select (PS)** input. A high level on the **PS** input selects even parity and a low level selects odd parity. The parity will not be checked or generated if a high level is applied to Parity Inhibit (PI); in this case, the stop bit or bits will immediately follow the data bit. When a high level is applied to PI, the Parity Error (PE) status flag is brought to a low level indicating a no-parity error because parity is disregarded in this mode. To select either one or two stop bits, the **Stop Bit(s) Select (SBS)** terminal is used. A high level at this terminal will result in two stop bits while a low level will produce only one. To load the control bits (WLS1, WLS2, PS, PI, and SBS) a high level is applied to the Control Register Load (CRL) terminal. This terminal may be strobed or hard wired to a high level. ## operation (continued) #### transmitter section The transmitter section will accept data in parallel form, then serialize, format, and transmit the data in serial form. Parallel input data is received through the Transmitter Inputs (TI1-TI8). Serial output data is transmitted from the Transmitter Output (TO) terminal. Input data is stored in the transmitter-buffer register. A low level at the Transmitter Buffer Register Load (TBRL) command terminal will load a word in the transmitter-buffer register. The length of this word is determined by Word Length Select 1 (WLS1) and Word Length Select 2 (WLS2). If a word of length greater than this appears at T18 through T11, only the least significant bits are accepted. The word is justified into the least significant bit T11. The data is transferred to the transmitter register when the TBRL terminal goes from low to high. The loading of the transmitter register is delayed if the transmitter section is presently transmitting data. In this case the loading of the transmitter register is delayed until the transmission has been performed. Output serial data (transmitted from the TO terminal) is clocked out by Transmitter Clock (TC). The clock rate is 16 times faster than the data rate. The data is formatted as follows: start bit, data, parity bit, stop bits (1 or 2). Start bits, parity bits, and stop bits are generated by the TMS 6011. When no data is transmitted the output **TO** remains at a high level. The start of transmission is defined as the transition of TO from a high to a low logic level. Two flags are provided. A high level at the Transmitter Buffer Register Empty (TBRE) flag indicates that a word has been transferred to the transmitter/receiver and that the transmitter buffer register is now ready to accept a new word. A high level at the Transmitter Register Empty (TRE) flag indicates that the transmitter section has completed the transmission of a complete word including stop bits. The TRE flag will remain at a high level until the start of transmission of a new word. Both the transmitter buffer register and the transmitter register are static and will perform long-term storage of data. #### receiver section The data is received in serial form at the Receiver Input (RI). The data from RI enters the receiver register at a point determined by the character length, the parity, and the number of stop bits. RI must be maintained high when no data is being received. The data is clocked by the Receiver Clock (RC). The clock rate is 16 times faster than the data rate. Data is transferred from the receiver register to the receiver buffer register. The output data is then presented in parallel form at the eight Receiver Outputs (RO1 through RO8). The MOS output buffers used for the eight RO terminals are three-state push-pull output buffers that permit the wire-OR configuration through use of the Receiver Output Disable (ROD) terminal. When a high level is applied to ROD the RO outputs are floating. If the word length is less than 8 bits, the most significant bits will be at a low level. The output word is right justified. RO1 is the least significant bit and RO8 is the most significant bit. A low level applied to the Data Ready Reset (DRR) terminal resets the Data Ready (DR) output to a low level. Several flags are provided in the receiver section. There are three error flags (Parity Error, Framing Error, and Overrun Error) and a DR flag. These status flags may be disabled by a high level at the Status Flags Disable (SFD) terminal. A high level at the Parity Error (PE) terminal indicates an error in parity. A high level at the Framing Error (FE) terminal indicates a framing error that is an invalid or nonexistent stop bit in the received word. ## operation (continued) A high level at the Overrun Error (OE) terminal indicates an overrun. An overrun occurs when the previous word has not been read, i.e., when the DR output has not been reset before the present data was transferred to the receiver buffer register. A high level at the DR terminal indicates that a word has been received, stored in the receiver-buffer register and that the data is available at outputs RO1 through RO8. The DR terminal can be reset through the DRR terminal. #### functional block diagram ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, V <sub>DD</sub> (see Note 1) | | | | | | | | | | | -20 V to 0.3 V | |----------------------------------------------|--|--|--|--|--|--|--|--|--|--|----------------| | Supply voltage, VGG (see Note 1) | | | | | | | | | | | -20 V to 0.3 V | | Input voltage (any input) (see Note 1) | | | | | | | | | | | -20 V to 0.3 V | | Operating free-air temperature range | | | | | | | | | | | −25°C to 85°C | | Storage temperature range | | | | | | | | | | | -55°C to 150°C | NOTE 1: Under absolute maximum ratings, voltage values are with respect to the normally most positive supply, VSS (substrate). Throughout the remainder of this data sheet voltage values are with respect to VDD. #### recommended operating conditions | PARAN | METER | MIN | NOM MAX | UNIT | |---------------------|------------------------------------------------------------|----------------------|----------------------|------| | Supply voltage, V | DD | | 0 | V | | Supply voltage, Vo | 3G | -11.5 | -12 -12.5 | V | | Supply voltage, Ve | SS | 4.75 | 5 5.25 | V | | High-level input vo | oltage, all inputs, V <sub>IH</sub> (see Notes 2 and 3) | V <sub>SS</sub> -1.5 | V <sub>SS</sub> +0.3 | V | | Low-level input vo | Itage, all inputs, V <sub>IL</sub> (see Notes 2 and 3) | -12 | 0.8 | V | | | Clock | 2.5 | | μs | | | Transmitter buffer register load | 400 | | ns | | | Control register load | 250 | | ns | | Pulse width, tw | Parity inhibit (see Notes 4 and 5) | 400 | | ns | | ruise width, tw | Parity select (see Notes 4 and 5) | 300 | | ns | | | Word length select and stop bit select (see Notes 4 and 5) | 300 | | ns | | | Master reset | 1.5 | | μς | | | Data ready reset | 250 | | ns | | Data setup time, t | su(da) | 10↓ | | ns | | Data hold time, th | (da) | 20 1 | | ns | | Clock frequency, f | φ (see Note 6) | 0 | 200 | kHz | | Operating free-air | temperature, T <sub>A</sub> | -25 | 85 | °C | NOTES: 2. All data, clock, and command inputs have internal pull-up resistors to allow direct clocking by any TTL circuit. - The algebraic convention where the most negative limit is designated as minimum is used in this data sheet for logic voltage levels only. - 4. Inputs to PI, PS, WLS1, WLS2, and SBS are normally static signals. A minimum pulse width has been indicated for possible pulsed operation. - 5. All control signal pulses should be centered with respect to CRL to ensure maximum setup and hold time. - Clock frequency is 16 times the baud rate. ## electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------|--------------------------------------|----------------------------------------------|-----|------------------|------|------| | ۷он | High-level output voltage | 1 <sub>OH</sub> = −200 µA | 2.4 | | | V | | VOL | Low-level output voltage | IOL = 1.6 mA | | | 0.6 | V | | l <sub>IH</sub> | High-level input current, all inputs | V <sub>1</sub> = 5 V | | | 10 | μА | | IL | Low-level input current, all inputs | V <sub>I</sub> = 0 V | | | -1.6 | mA | | IGG | Supply current from VGG | All inputs at a high level | | -7 | -12 | mA | | ISS | Supply current from VSS | All inputs at a high level | | 20 | 30 | mA | | PD | Power dissipation | All inputs at a high level | | 190 | 300 | mW | | Ci | Input capacitance, all inputs | V <sub>I</sub> = V <sub>SS</sub> , f = 1 MHz | | 10 | 20 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $T_{A}$ = 25 $^{\circ}$ C and nominal voltages. <sup>\*</sup>Streases beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions velocities in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability. $<sup>\</sup>uparrow\downarrow$ The arrow indicates the edge of the TBRL pulse used for reference: $\uparrow$ for the rising edge, $\downarrow$ for the falling edge. ## switching characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------------------|----------------------|-----|-----|---------|------| | tPHL | Propagation delay time, high-to-low level DR output from DRR | | | 800 | 1000 | ns | | tPHL | Propagation delay time, high-to-low level TBRE output from TBRL | 1 Series 74 TTL load | | 800 | 1000 | ns | | †PZX | Enable time, receiver output from ROD | | | 300 | 500 | ns | | tPXZ | Disable time, receiver output from ROD | 1 Series 74 TTE TOAG | | 300 | 500 | ns | | <sup>t</sup> PZX | Enable time, outputs PE, FE, OE, DR, or TBRE from SFD | | | 300 | 300 500 | | | tPXZ | Disable time, outputs PE, FE, OE, DR, or TBRE from SFD | | | 300 | 500 | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at T<sub>A</sub> = 25°C and nominal voltages. ## voltage waveforms NOTE: All enable, disable, and propagation delay times are referenced to the 90% or 10% points. All pulse widths are referenced to the 50% points ## operation timing diagram ## TRANSMITTER TIMING† † Transmitter initially assumed inactive at start of diagram, shown for 8 level code and parity and 2 stops. NOTES: 1. Bit time is 16 clock cycles. 2. If transmitter is inactive the start pulse will appear on line within one clock cycle of time data strobe occurs (see detail below). - 3. Because transmitter is double buffered, another data strobe can occur anywhere during transmission of character 1 - 4. TBRE goes to a low for a period of approximately one clock cycle following a TBRL pulse. ## RECEIVER TIMING - NOTES: 1. This is the point at which the error condition is detected, if error occurs. - 2. A high-to-low transition on the DR pin indicates that the contents of the receiver register has been transferred to the receiver buffer register and that the three error-flag signals are valid. Output data remains valid until the next word is transferred into the receiver higher register. - 3. The RI waveform illustrates an eight-bit word with parity and two stop bits. If parity is inhibited, the stop bits immediately follow the last data bit. For all word lengths, the data in the buffer register must be right justified, i.e., RO1 (pin 12) is the least significant bit. - 4. Data sampling occurs at the center of each data bit (8 clock cycles after the beginning of the bit). ## MOS MEMORY SYSTEM COMPATIBILITY ## 1) POWER SUPPLIES In P-channel MOS Memories the substrate is normally biased positive with respect to the drain or source nodes. The substrate bias is normally negative for N-channel devices. In order to provide compatible interfaces with bipolar integrated circuits, power supply voltages are translated for most MOS Memory devices of recent design to maintain the recommended substrate bias conditions and to provide input and output voltage levels between ground (0 volts) and VCC (+5 volts), the standard system supply voltage in equipment using TTL integrated circuits. The chart below shows the recommended supply voltages for the MOS Memory devices in this catalog along with the symbols used for the various supply terminals. ## MOS MEMORY NOMINAL POWER SUPPLY VOLTAGES AND TERMINAL SYMBOLOGY | TECHNOLOGY | P-CHANNEL<br>METAL GATE | SIL | N-CHANNEL<br>ICON GATE | | |------------------------|----------------------------------------------------------|-------------------------------------------------------|---------------------------------|-----------------| | SUPPLY VOLTAGE<br>12 V | | | V <sub>DD</sub> | V <sub>DD</sub> | | 7 V | v <sub>SS</sub> | Vcc | | Vcc | | 0 | V <sub>DD</sub> | GND- | -V <sub>SS</sub> | v <sub>ss</sub> | | -3 V | | | V <sub>BB</sub> | V <sub>BB</sub> | | -12 V | V <sub>G</sub> G | | | | | PRODUCT TYPE | Static and<br>dynamic shift<br>registers, ROM's,<br>UART | Static<br>RAM's | 4K Dynamic<br>RAM's | ROM | | TYPE NUMBERS | TMS 3101 thru<br>TMS 3409 (all<br>S/R's)<br>TMS 4800 | TMS 4033<br>TMS 4034<br>TMS 4035<br>TMS 4036 series | TMS 4030 series TMS 4050 series | TMS 5400 | | | TMS 4103<br>TMS 6011 | TMS 4039 series<br>TMS 4042 series<br>TMS 4043 series | TMS 4060 series | | #### 2) INPUT COMPATIBILITY Figure 1 illustrates how Series 74 TTL circuits are specified to guarantee that any Series 74 circuit will drive or can be driven by any other Series 74 circuit. The 0.4-volt difference in output and input specifications is called the noise margin. These margins guarantee that any Series 74 circuit is compatible with any other Series 74 circuit and that the probability of false data inputs from spurious switching transients or induced voltage levels is minimized. ## SERIES 74 TTL INPUT AND OUTPUT SPECIFICATIONS FIGURE 1 All TI shift registers and most ROM's and RAM's are designed with inputs that can be driven directly without level-shifter or amplifier circuits. The phrase "fully TTL-compatible" has been used to indicate that a MOS Memory device will drive or be driven by Series 74 circuits with adequate noise margins without the use of external pull-up or pull-down components. Some P-channel MOS Memories require a pull-up resistor on the input to meet the minimum input voltage high level, VIH min. Figure 2 illustrates the interface with TTL. In all cases, the input of the MOS circuit has a very high impedance. Therefore, TTL input compatibility is easily achieved. <sup>\*</sup>The value of the R resistor varies depending on speed-power requirements. In many cases this resistor is diffused on the MOS chip. For low-threshold MOS the resistor assures that the worst-case TTL output is pulled up to at least 3.5 V for proper MOS circuit operation. FIGURE 2 #### 3) OUTPUT COMPATIBILITY Three types of buffers are commonly used on MOS devices: - Open-drain - Internal pull-up - Push-pull #### a) Open-drain and internal pull-up The buffer is simply a current switch. In the "off" state the impedance of the buffer is extremely large, while in the "on" state it is typically under $1\,\mathrm{k}\Omega$ . A discrete resistor or an MOS transistor may be used as a load with an open-drain buffer. This resistor or transistor may be internal to the MOS circuit. In every case compatibility with MOS is easily achieved. For instance, for an open-drain buffer with MOS: R2 provides the necessary current sink for the TTL input; R1 is sometimes used to limit power dissipation or the positive excursion of the TTL input to +5 V. If R2 is on the chip, no external components may be necessary. Two types are common. The unsaturated push-pull buffer is the most commonly used for low-threshold circuits since the smaller drain-source voltage permits the upper output transistor to operate in the unsaturated or low-resistance region of the ID vs VDS characteristic curve. As a result, the output voltage swings near VDD without going negative and permits direct TTL compatibility without external components. #### 4) CLOCKS Depending on the circuit type, there are different clock requirements: No clocks - Static RAMs, ROMs, etc. 1 clock -- with other clocks generated internally 2 clocks - most dynamic shift registers ## a) One external clock An internal circuit generates the clocks from a single outside clock signal. The outside clock signal has the same swing as the data input signal and the compatibility is identical (see preceding paragraph 3). Single-clock low-threshold MOS circuits will accept a TTL clock without adding components. ## b) Two or four clocks The clock signals must swing between VSS and VGG. To go from a single-TTL-level clock to a multiple-MOS-level clock, two circuits are required: 1) a clock generator to generate the necessary clock pulses, and 2) a clock driver to bring the clock levels to the required values. In most cases only one clock circuit is needed for an entire MOS LSI system. ## MOS LSI MECHANICAL DATA ## general Electrical characteristics presented in this catalog, unless otherwise noted, apply for circuit type(s) listed in the page heading, regardless of package. Factory orders for circuits described should include the complete part-type numbers listed on each page. #### manufacturing information Alloying is performed in an inert atmosphere. A silicon gold eutectic is formed during the alloying operation. Thermal compression bonding is used. Typical bond strength is 5 grams. Bond strength is monitored on a lot-to-lot basis. Any bond strength of less than 2 grams causes rejection of the entire lot of devices. TI uses a low-temperature alloy brazing to seal ceramic packages. Metal-can packages are welded. Glass leaks are eliminated by testing in a fluorocarbon solution heated to 150°C. Fine-leak elimination is performed through mass spectrometer techniques. All MOS LSI devices produced by TI are capable of withstanding $5 \times 10^{-7}$ ppm fine-leak inspection, and may be screened to $5 \times 10^{-8}$ ppm fine leak, if desired by the customer, for special applications. All packages are capable of withstanding a shock of 3,000 G. All packages are capable of passing a 20,000-G acceleration (centrifuge) test in the Y axis. Pin strength is measured by a pin-shearing test. All pins are able to withstand the application of a force of 6 pounds at 45° in the peel-off direction. #### dual-in-line packages A pin-to-pin spacing of 100 mils has been selected for all dual-in-line packages. TI uses several hermetically sealed ceramic dual-in-line packages, each of which consist of a ceramic base, plated metal cap, and tin-plated leads. The following dual-in-line packages are available in plastic or ceramic: | | 0 | 10 | 10 | 10 | ~~ | 27 | 20 | 40 | |-----------------------|-----|-----|-----|-----|-----|-----|-----|-----| | | PIN | 300 mils between rows | Χţ | Χţ | X | X | | | | | | 400 mils between rows | | | | | X | ΧŤ | | | | 600 mils between rows | | | | | | × | X | × | <sup>&</sup>lt;sup>1</sup>There are no products shown in this data book in the 8-pin ceramic package or the ceramic or plastic 10-pin or 24-pin, 400-mil package. ΛN ## MOS LSI MECHANICAL DATA NOTES: A. Each pin centerline is located within 0.010 of its true longitudinal B. All linear dimensions are in inches. NOTES: A. Each pin centerline is located within 0.010 of its true longitudinal B. All linear dimensions are in inches ## MOS LSI MECHANICAL DATA NOTES: A. Each pin centerline is located within 0.010 of its true longitudinal position. B. All linear dimensions are in inches NOTES: A. Each pin centerline is located within 0.010 of its true longitudinal position. B. All linear dimensions are in inches NOTES: A. Each pin centerline is located within 0.010 of its true longitudinal position. B. All linear dimensions are in inches. - NOTES: A. Each pin centerline is located within 0.010 of its true longitudinal position. - B. All linear dimensions are in inches NOTES: A. Each pin centerline is located within 0.010 of its true longitudinal position. B. All linear dimensions are in inches. ## metal-can For devices such as shift registers requiring few inputs and outputs, TI uses two metal-can packages. # Dynamic RAM Interface Circuits - Dual Positive-Logic and TTL-to-MOS Driver - Versatile Interface Circuit for use between TTL and High-Current, High-Voltage Systems - Operates from Standard Bipolar and MOS Supply Voltages - · High Speed Switching - TTL and DTL Compatible Inputs - Separate Driver Address Inputs with Common Strobe - VOH and VOL Compatible with TMS4030 4K RAM and Other Popular MOS RAMs - No 12 Volt Supply Current (except leakage) when Output in Low State - Low 5 Volt Supply Current when Output in Low State - Output in High Impedance State Upon Loss of 5 Volt Supply - Requires 2 External PNPs per Package for Operation #### JOR N DUAL-IN-LINE PACKAGE (TOP VIEW) ## RECOMMENDED PNP TRANSISTOR A5T4260 or A5T4261 (Plastic) 2N5771 -- (Plastic) MM4208A - (Metal Can) ## description The SN75322 is a monolithic integrated Dual TTL-to-MOS driver and interface circuit. The device has separate driver address inputs with common strobe. The device accepts standard TTL and DTL input signals and provides high-current and high-voltage output levels suitable for driving MOS circuits. The SN75322 is designed for driving N-Channel RAMs where low power dissipation is desirable when the driver output is in the low state. Specifically, it may be used to drive the chip-enable clock of the TMS4030/50/60 MOS RAMs. The SN75322 requires two external PNP transistors per package. Suggested PNP transistors are: A5T4260/61, 2N5771, MM4208A The SN75322 operates from the TTL 5 volt supply and the MOS VDD supply. With the use of an external pull-down resistor, the driver output of the SN75322 will be forced to the low state upon loss of the 5 volt supply. The SN75322 is characterized for operation from 0°C to 70°C. ## SN75322 DUAL TTL-TO-MOS DRIVER ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range of VCC1 (See Note 1) | -0. <b>5</b> V to 7V | |----------------------------------------------------------------------|----------------------| | Supply voltage range of VCC2 | 0.5V to 15V | | Input voltage | 5.5V | | Inter-input voltage (See Note 2) | 5.5V | | Continuous total dissipation at (or below) 25°C free-air temperature | 1000mW | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | | Lead temperature 1/16 inch from case for 60 seconds: J package | 300°C | | Lead temperature 1/16 inch from case for 60 seconds: N package | 260°C | Notes: 1. Voltage values are with respect to network ground terminal unless otherwise noted 2. This rating applies between any two inputs of any one of the gates. ## recommended operating conditions | | MIN | NOM | MAX | UNIT | |------------------------------------|------|-----|------|------| | Supply voltage, VCC1 | 4.75 | 5 | 5.25 | ٧ | | Supply voltage, VCC2 | 4.75 | 12 | 15 | ٧ | | Operating free-air temperature, TA | 0 | | 70 | oC. | ## SN75322 DRIVING THE TMS4030 MEMORY -- ONLY FOUR TMS4030s SHOWN NOTE: External PNP Transistor should be located as close as possible to the SN75322. Recommended minimum load: 200pF ## SN75322 **DUAL TTL-TO-MOS DRIVER** electrical characteristics over recommended ranges of VCC1, VCC2, and operating free-air temperature (unless otherwise noted) | PARAME | TER | TEST CONDITI | ON | MIN | TYP | MAX | UNIT | |---------|--------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------|-----|------------------------|--------------|------| | VIH | High-level input voltage | | | 2.0 | | | V | | VIL | Low-level input voltage | | | | | 0.8 | V | | VOH | High-level<br>output voltage | V <sub>IH</sub> = 2.0V, | ΙΟΗ =400μΑ | | V <sub>CC2</sub> -0.25 | | ٧ | | VOL | Low-level<br>output voltage | V <sub>CC2</sub> = 11.4V, | V <sub>IN</sub> = 0.8V, I <sub>OL</sub> = 10mA | | 0.23 | 0.5 | V | | Ч | Input current at maximum input voltage | V <sub>CC1</sub> = 5.25V<br>V <sub>CC2</sub> = 11.4V, | V <sub>I</sub> = 5.25V | | | 1 | mA | | ήн | High-level input current | V <sub>1</sub> = 2.4V | A inputs<br>E input | | | 40<br>80 | μΑ | | 4L | Low-level input current | V <sub>1</sub> = 0.4V | A inputs<br>E input | | 1<br>2 | -1.6<br>-3.2 | mA | | CC1(L) | Supply current<br>from V <sub>CC1</sub> , all<br>outputs low | V <sub>CC1</sub> = 5.25V,<br>V <sub>CC2</sub> = 12.6V, | | | 15.0 | 20 | mA | | ICC2(L) | Supply current<br>from V <sub>CC2</sub> , all<br>outputs low | V <sub>CC1</sub> = 4.75,<br>V <sub>CC2</sub> = 12.6V | | | .01 | 5 | mA | | ICC1(H) | Supply current from V <sub>CC1</sub> , all outputs high | V <sub>CC1</sub> = 5.25V,<br>V <sub>CC2</sub> = 12.6V, | | | 24 | 34 | mA | | ICC2(H) | Supply current from VCC2, all outputs high | V <sub>CC1</sub> = 4.75V,<br>V <sub>CC2</sub> = 12.6V, | | | 9.5 | 13 | mA | $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC1}$ = 5V, $V_{CC2}$ = 12V and T $_A$ = 25°C unless otherwise noted. $^{*}V_{CC2}$ = 0.5 ## switching characteristics, $V_{CC1} = 5V$ , $V_{CC2} = 12V$ , $T_A = 25^{\circ}C$ | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|--------------------------------------------------|------------------------|-----|-----|-----|------| | tDLH | Delay time, low-to-high-level output | | | 14 | 21 | ns | | †DHL | Delay time, high-to-low-level output | 1 | | 16 | 24 | ns | | tTLH | Transition time, low-to-high-level output | C <sub>L</sub> = 300pF | | 11 | 17 | ns | | tTHL | Transition time, high-to-low-level output | 1 | | 13 | 20 | ns | | tPLH | Propagation delay time, low-to-high-level output | See Figure 1 | 12 | 25 | 38 | ns | | tPHL | Propagation delay time, high-to-low-level output | | 14 | 29 | 44 | ns | ## PARAMETER MEASUREMENT INFORMATION FIGURE 1. SWITCHING TIMES, EACH DRIVER NOTES . A. The pulse generator has the following characteristics: PRR = 1MHz, $z_{out}$ = 50 $\Omega$ B C<sub>1</sub> includes probe and jig capacitance ## LINEAR/SYSTEMS INTERFACE INTEGRATED CIRCUITS ## SN75363 **DUAL TTL-TO-MOS DRIVER** DECEMBER 1975 #### 4K RAM CHIP ENABLE DRIVER - Dual Positive-Logic and TTL-to-MOS Driver - Versatile Interface Circuit for use between TTL and High-Current, High-Voltage systems - Capable of Driving High Capacitance Loads - Compatible with many popular MOS RAMs - . Operates from Standard Bipolar and MOS Supply Voltages - High-Speed Switching - TTL and DTL Compatible Inputs - Separate Driver Address Inputs with Common - VCC2 Supply Voltage Variable Over Wide Range - VCC3 Supply Voltage Pin Available - VCC3 Pin can be connected to VCC2 Pin in some applications - Damping Resistor eliminates Undesired Output Transient Overshoot Transient Overdrive improves Fall Time ## description The SN75363 is a monolithic integrated Dual TTL-to-MOS driver and interface circuit. The device accepts standard TTL and D TL input signals and provides high-current and high-voltage output levels suitable for driving MOS circuits. Specifically, it may be used to drive the chip-enable clock input of the TMS4030/50/60 MOS RAMs and the address, control and timing inputs for several other types of MOS RAMs. The SN75363 operates from the TTL 5-volt supply and the MOS VSS and VDD supplies. This device has been optimized for operation with VCC2 supply voltage from 11 volts to 15 volts and with nominal VCC3 supply voltage from 3 to 4 volts higher than V<sub>CC2</sub>. In some applications the V<sub>CC3</sub> power supply can be eliminated by connecting the VCC3 pin to the VCC2 pin. A small series damping resistor has been included in the design to eliminate undesired output transient overshhot due to load or wiring inductance. The SN75363 is characterized for operation from 0°C to 70°C. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range of VCC1 (see Note 1) | -0.5V to 7V | | | |----------------------------------------------------------------------|----------------|--|--| | Supply voltage range of VCC2 | -0.5V to 16V | | | | Supply voltage range of V <sub>CC3</sub> | -0.5V to 19V | | | | Input voltage | 5.5V | | | | Inter-input voltage (see Note 2) | 5.5V | | | | Continuous total dissipation at (or below) 25°C free-air temperature | 1300mW | | | | Operating temperature range | 0°C to 70°C | | | | Storage temperature range | −65°C to 150°C | | | | Lead temperature 1/16 inch from case for 60 seconds: J package | 300°C | | | | Lead temperature 1/16 inch from case for 60 seconds: N package | 260°C | | | NOTES: 1. Voltage values are with respect to network ground terminal unless otherwise noted. 2. This rating applies between any two inputs of any one of the gates. #### SN75363 DUAL TTL-TO-MOS DRIVER #### recommended operating conditions | | MIN | NOM | MAX | UNIT | |---------------------------------------------------------|------------------|-----|------|------| | Supply voltage, VCC1 | 4.75 | 5 | 5.25 | ٧ | | Supply voltage, V <sub>CC2</sub> | 4.75 | 12 | 15 | ٧ | | Supply voltage, VCC3 | V <sub>CC2</sub> | 15 | 18 | ٧ | | Voltage difference between supply voltages: VCC3 - VCC2 | 0 | 3 | | ٧ | | Operating free-air temperature, TA | 0 | | 70 | °C | electrical characteristics over recommended ranges of VCC1, VCC2, VCC3, and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CO | ONDITION | MIN | TYP | MAX | UNI | |----------------|--------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------|-----------------------|------------------------|--------------|--------| | VIH | High-level input voltage | | | 2.0 | | | ٧ | | VIL | Low-level input voltage | | | | | 0.8 | ٧ | | | | V <sub>CC3</sub> = V <sub>CC2</sub> + 3V, | V <sub>IH</sub> = 2.0V<br>i <sub>OH</sub> = -100μA | V <sub>CC2</sub> -0.3 | V <sub>CC2</sub> -0.15 | | | | Vон | High-level<br>output voltage | V <sub>CC3</sub> = V <sub>CC2</sub> + 3V, | V <sub>IH</sub> = 2.0V<br>I <sub>OH</sub> = -10mA | V <sub>CC2</sub> -1.2 | V <sub>CC2</sub> -1.0 | | 7 ′ | | | | VCC3 = VCC2, | V <sub>IH</sub> = 2.0V,<br>I <sub>OH</sub> = -50µA | V <sub>CC2</sub> -1.0 | V <sub>CC2</sub> -0.7 | | | | VOL | Low-level<br>output voltage | V <sub>CC3</sub> = V <sub>CC2</sub> = 10.8V | V, V <sub>IN</sub> = 0.8V<br>I <sub>OL</sub> = 10mA | | 0.3 | 0.5 | \ \ | | l <sub>t</sub> | Input current<br>at maximum<br>input voltage | V <sub>1</sub> = 5.5V | | | | 1 | mA | | Ιн | High-level input current | V <sub>I</sub> = 2.4V | A inputs<br>E inputs | | | 40<br>80 | - μΔ | | IIL | Low-level input current | V <sub>I</sub> ≈ 0.4V | A inputs<br>E inputs | | -1<br>-2 | -1.6<br>-3.2 | mA | | ICC1(L) | Supply current<br>from V <sub>CC1</sub> , all<br>outputs low | V <sub>CC1</sub> = 5.25V<br>V <sub>CC2</sub> = V <sub>CC3</sub> = 12V | V <sub>I</sub> = 0V<br>No Load | | 7.5 | 11.0 | | | ICC2(L) | Supply current<br>from V <sub>CC2</sub> , all<br>outputs low | V <sub>CC1</sub> = 5.0V | | | .85 | 1.2 | mA | | ICC3(L) | Supply current<br>from V <sub>CC3</sub> , all<br>outputs low | V <sub>CC2</sub> = 15V<br>V <sub>CC3</sub> = 18V | V <sub>I</sub> = 0V<br>No Load | | 6.0 | 9.0 | | | ICC1(H) | from V <sub>CC1</sub> , all | V <sub>CC1</sub> = 5.25V | | | 17.7 | 25.0 | $\top$ | | ICC2(H) | Supply current from VCC2, all outputs high | V <sub>CC2</sub> = V <sub>CC3</sub> = 12V<br>V <sub>CC1</sub> = 5.0V | No Load | | 86 | -1.2 | mA. | | ICC3(H) | Supply current<br>from VCC3, all<br>outputs high | V <sub>CC2</sub> = 15V<br>V <sub>CC3</sub> = 18V | V <sub>I</sub> = 5.0V<br>No Load | | .86 | 1.2 | | All typical values are at $V_{CC1}$ = 5V, $V_{CC2}$ = 12V, $V_{CC3}$ = 15V and $T_A$ = 25°C unless otherwise noted. #### SN75363 **DUAL TTL-TO-MOS DRIVER** 20 50 100 200 300 400 500 600 NOTE: Package power dissipation may be exceeded with some combinations of large C<sub>L</sub> and high frequency operation. switching characteristics, $V_{CC1}$ = 5V, $V_{CC2}$ = 12V, $V_{CC3}$ = 15V, $T_A$ = 25 $^{o}$ C Load Capacitance in pF | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|--------------------------------------------------|------------------------|-----|-----|-----|------| | tDLH | Delay time, low-to-high-level output | | 7 | 12 | 17 | ns | | tDHL | Delay time, high-to-low-level output | İ | 10 | 17 | 24 | ns | | tTLH | Transition time, low-to-high-level output | C <sub>L</sub> = 300pF | 10 | 16 | 22 | ns | | tTHL | Transition time, high-to-low-level output | | 10 | 16 | 22 | ns | | tPLH | Propagation delay time, low-to-high-level output | See Figure 1 | 17 | 29 | 41 | ns | | tPHL. | Propagation delay time, high-to-low-level output | 1 | 20 | 33 | 46 | ns | 700 800 #### PARAMETER MEASUREMENT INFORMATION FIGURE 1. SWITCHING TIMES, EACH DRIVER NOTES: A. The pulse generator has the following characteristics: PRR = 1MHz, $z_{out}$ = 50 $\Omega$ B. C<sub>L</sub> includes probe and jig capacitance #### features: - 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers - P-N-P Inputs Reduce D-C Loading on **Data Lines** - Hysteresis at Inputs Improve Noise Margins - 'S241 Can Be Interconnected With No **External Components to Perform as Bi-directional Bus Transceiver** #### typical characteristics: Fan-Out: SN745' SN54S' 64 mA 48 mA IOI (Sink Current) IOH (Source Current) -15 mA -12 mA Typical Propagation Delay Times: Data-to-Output: 'S240 (Inverting) . . . 4.5 ns 'S241 (Noninverting) . . . 6 ns Enable-to-Output . . . 9 ns #### description These buffers/line drivers are designed specifically to improve both the performance and p-c board density of 3-state buffers/drivers employed as memory-address drivers, clock drivers, and bus-oriented transmitters/receivers. Featuring 400 millivolts of hysteresis at each low-current p-n-p data-line input, they provide improved noise rejection and high-fan-out outputs to restore Schottky TTL levels completely, or the SN74S' versions can be used to drive terminated lines down to 133 $\Omega$ . Typically, the 'S240 can replace the equivalent of six SN54S04, SN74S04 inverters or four SN54S130, SN74S140 line drivers at their rated drive capabilities with the added benefits of input hysteresis and 3-state outputs. The 'S241 offers the same complexity and drive capability but is designed for use in non-inverting applications. In bus-organized systems, the 'S241 can be connected with no external components to perform as a non-inverting input/output bus transceiver. With complementing enable inputs, the control function can be connected directly to both enable inputs while the two 4-line data paths can be connected (at adjacent pins) input-to-output on both sides to form the asynchronous transceiver/buffer. #### SN54S240 ... J PACKAGE SN74S240 . . . J OR N PACKAGE (TOP VIEW) 1Y = 1A when 1G is low 2Y = 2A when 2G is low When 1G is high 1Y outputs are at a high impedance When 2G is high 2Y outputs are at a high impedance > SN54S241...JPACKAGE SN74S241 . . . J OR N PACKAGE (TOP VIEW) logic: 1Y = 1A when 1G is low 2Y = 2A when 2G is high When 1G is high 1Y outputs are at a high impedance When 2G is low 2Y outputs are at a high impedance #### TMS4050 BUS TRANSCEIVER TENTATIVE DATA SHEET 150 on a new product, Texas Instruments reserves TEXAS INSTRUMENTS †Integrated Schottky-Barrier diode clamped transistor is patented by Texas Instruments, U.S. Patent mber 3.463.975 This document provides tentative information the right to change specifications for this product in any manner without notice. # TYPES SN54S240, SN54S241, SN74S240, SN74S241 OCTAL BUFFERS/LINE DRIVERS WITH 3-STATE OUTPUTS #### recommended operating conditions | PARAMETER | T | SN549 | , | | SN74S | | | |-------------------------------------------------|-----|-------|-----|------|-------|------|------| | FANAMEIER | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | | | -12 | | | -15 | mA | | Low-level output current, IOL | | | 48 | | | 64 | mA | | Operating free-air temperature, TA (see Note 2) | -55 | | 125 | 0 | | 70 | °C | NOTES: 1. These voltage values are with respect to network ground terminal. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | 0.0.0.0.0 | | | | | <b>'S240</b> | | | <b>'S241</b> | | | |------------------|---------------------------------------------------------|--------------|---------------------------------------------------|--------------------------|-------------|--------------|------|----------|--------------|------|------| | | PARAMETER | | TEST CONE | DITIONS | MIN | TYP‡ | MAX | MIN | TYP | MAX | UNIT | | VIH | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.8 | | | 0.8 | V | | VIK | Input clamp voltage | | VCC = MIN, | I <sub>I</sub> = -18 mA | | | -1.2 | | | ~1.2 | V | | | Hysteresis (VT+ - VT_) | | VCC = MIN | | 0.2 | 0.4 | | 0.2 | 0.4 | | V | | ∨он | High-level output voltage | | V <sub>CC</sub> = MIN,<br>I <sub>OH</sub> = -3 mA | V <sub>IL</sub> = 0.8 V, | 2.4 | 3.4 | | 2.4 | 3.4 | | V | | TOH | Trigit-lever output vortage | | V <sub>CC</sub> = MIN, | V <sub>IL</sub> = 0.5 V, | 2 | | | 2 | | | ] ` | | VOL | Low-level output voltage | | VCC = MIN, | IOL = MAX | 1 | | 0.55 | | | 0.55 | V | | lozh | Off-state output current,<br>high-level voltage applied | | V <sub>CC</sub> = MAX,<br>V <sub>IH</sub> = 2 V, | V <sub>O</sub> ≈ 2.4 V | | | 50 | | | 50 | | | IOZL | Off-state output current,<br>low-level voltage applied | | VIL = 0.8 V | V <sub>O</sub> = 0.5 V | | | -50 | | | -50 | μА | | ч | Input current at maximus input voltage | n | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 5.5 V | | | 1 | | | 1 | mA | | ΉΗ | High-level input current, | any input | VCC = MAX, | V <sub>IH</sub> = 2.7 V | | | 50 | | | 50 | μА | | 1 <sub>1</sub> L | Low-level input current | Any A | VCC = MAX, | V <sub>11</sub> = 0.5 V | | | -400 | | | -400 | μА | | | | Any G | | 12 | | | -2 | - | | -2 | mA | | los | Short-circuit output curre | | V <sub>CC</sub> = MAX | | -50 | | ~225 | -50 | | -225 | m A | | | | Total, | | SN54S' | <del></del> | 80 | 123 | | 95 | 147 | 1 | | | | outputs high | | SN74S' | - | 80 | 135 | <u> </u> | 95 | 160 | 4 | | 'cc | Supply current | Total, | VCC = MAX, | SN54S' | | 100 | 145 | | 120 | 170 | mA | | | | outputs low | Outputs open | SN745' | 1 | 100 | 150 | | 120 | 180 | 1 | | | | Outputs at | | SN54S' | | 100 | 145 | | 120 | 170 | 1 | | | | Hi-Z | 1 | SN745' | | 100 | 150 | 1 | 120 | 180 | 1 | $<sup>^{\</sup>dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CC | NDITIONS | | <b>'</b> \$240 | | T | <b>'S241</b> | | UNIT | |------------------|-----------------------------------------------------|---------------------------|------------------------|-----|----------------|-----|-----|--------------|-----|------| | | TANAMETEN. | 1231 00 | ANDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | CNIT | | <sup>t</sup> PLH | Propagation delay time,<br>low-to-high-leval output | | | | 4.5 | 7 | | 6 | 9 | ns | | †PHL | Propagation delay time,<br>high-to-low-leval output | CL = 50 pF,<br>See Note 3 | R <sub>L</sub> = 90 Ω, | | 4.5 | 7 | | 6 | 9 | ns | | <sup>t</sup> ZL | Output enable time to low level | | | | 10 | 15 | | 10 | 15 | ns | | †ZH | Output enable time to high level | 7 - | | | 6.5 | 10 | | 8 | 12 | ns | | <sup>t</sup> LZ | Output disable time from low level | CL = 5 pF, | $R_L = 90 \Omega$ , | | 10 | 15 | 1 | 10 | 15 | ns | | <sup>t</sup> HZ | Output disable time from high level | See Note 3 | | | 6 | 9 | | 6 | 9 | ns | NOTE 3: Load circuit and waveforms are shown on page 148 of The TTI. Data Book for Design Engineers. An SN54S241J operating at free-air temperature above 116°C requires a heat sink that provides a thermal resistance from case to free-air, R<sub>BCA</sub>, of not more than 40°C/W. <sup>‡</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. # TYPES SN54S240, SN54S241, SN74S240, SN74S241 OCTAL BUFFERS/LINE DRIVERS WITH 3-STATE OUTPUTS 'S241's USED AS REPEATER/LEVEL RESTORER SYSTEM AND/OR MEMORY ADDRESS BUS '\$240 USED AS SYSTEM AND/OR MEMORY BUS DRIVER-4-BIT ORGANIZATION CAN BE APPLIED TO HANDLE BINARY OR BCD TEXAS INSTRUMENTS # TTL Memories Pin assignments for all of these memories are the same for all packages - Schottky-Clamped for High Performance - Full On-Chip Decoding and Fast Chip-Enable Simplify System Decoding - P-N-P Inputs Reduce Loading on System Buffers/Drivers - · Choice of 3-State or Open-Collector Outputs | TYPE NUMBER | R (PACKAGES) | TYPE OF | BIT SIZE | TYPICAL ACCE | SS TIMES | WRITE CYC | LETIME | |----------------|----------------|----------------|-----------------|--------------|----------|-----------|--------| | -55°C to 125°C | 0°C to 70°C | OUTPUT(S) | (ORGANIZATIONS) | CHIP-SELECT | ADDRESS | SN54S' | SN74S' | | SN54S189(J, W) | SN74S189(J, N) | 3-State | 64 Bits | 12 ns | 25 ns | 25 ns | 25 ns | | SN54S289(J, W) | SN74S289(J, N) | Open-Collector | (16 W x 4 B) | 12115 | 25118 | 20118 | 25115 | | SN54S201(J, W) | SN74S201(J, N) | 3-State | 256 Bits | 13 ns | 42 ns | 100 ns | 65 ns | | SN54S301(J, W) | SN74S301(J, N) | Open-Collector | (256 W × 1 B) | 13115 | 42115 | 100113 | 05 115 | #### description These monolithic TTL memories feature Schottky clamping for high performance, a fast chip-select access time to enhance decoding at the system level, and the 'S201 and 'S209 RAM's utilize inverted-cell memory elements to achieve high densities. The memories feature p-n-p input transistors that reduce the low-level input current requirement to a maximum of -0.25 milliamperes, only one-eighth that of a Series 54S/74S standard load factor. A three-state-output version and an open-collector-output version are offered for each of the three organizations. A three-state output offers the convenience of an open-collector output with the speed of a totem-pole output; it can be bus-connected to other similar outputs, yet it retains the fast rise time characteristic of the TTL totem-pole output. An open-collector output offers the capability of direct interface with a data line having a passive pull-up. #### write cycle Information to be stored in the memory is written into the selected address (AD) location when the chip-enable ( $\overline{\text{CE}}$ ) and the read/write ( $\overline{\text{R/M}}$ ) inputs are low. While the read/write input is low, the memory output(s) is(are) off (three-state = Hi-Z, open-collector = high). When a number of outputs are bus-connected, this off state neither loads nor drives the data bus; however, it permits the bus line to be driven by other active outputs or a passive pull-up. #### read cycle Information stored in the memory (see function table for input/output phase relationship) is available at the output(s) when the read/write input is high and the chip-enable input(s) is(are) low. When one(or more) chip-enable input is(are) high, the output(s) will be off. # SERIES 54S/74S RANDOM-ACCESS READ/WRITE MEMORIES #### FUNCTION TABLE | | INPL | JTS | ОПТ | PUTS | |----------|-----------------------------|----------------|-------------------------------|-------------------------------| | FUNCTION | CHIP<br>ENABLE <sup>†</sup> | READ/<br>WRITE | 'S189<br>'S201 | 'S289<br>'S301 | | Write | L | L | High Impedance | Н | | Read | L | н | Complement of<br>Data Entered | Complement of<br>Data Entered | | Inhibit | Н | × | High Impedance | Н | H = high level, L = low level, X = irrelevant #### functional block diagrams #### '\$301 Same as '\$201 except output is as shown below. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | | 7 V | |---------------------------------------|-------|----------|--|--|--|--|--|--|--|--|----|-----|------|--------| | Input voltage | | | | | | | | | | | | | | 5.5 V | | Off-state output voltage | | | | | | | | | | | | | | | | Operating free-air temperature range: | SN54S | Circuits | | | | | | | | | -5 | 5°C | to: | 125°C | | | SN74S | Circuits | | | | | | | | | | o° | Сt | o 70°C | | Storage temperature range | | | | | | | | | | | -6 | 5°C | : to | 150°C | NOTE 1: Voltage values are with respect to network ground terminal. <sup>&</sup>lt;sup>†</sup> For chip enable of 'S201 and 'S301: L = all CE inputs lgw, H = one or more CE inputs high. #### **SERIES 54S/74S** RANDOM-ACCESS READ/WRITE MEMORIES WITH 3-STATE OUTPUTS #### ENO Ą ΑH ပ SU S us -10.3 16 5.25 20 MIN NOM MAX SN74S201 2 651 ō 5 5 ō to 0 4.75 MIN NOM MAX MIN NOM MAX 5.5 16 125 SN54S201 S \$ 5 5 5 4.5 ō o to -55 5.25 -6.5 16 2 SN74S189 ō 251 to to to 4.75 ō 0 25 MIN NOM MAX 5.5 16 125 SN54S189 Ω 9 9 9 5 25 ō 4.5 55 Chip enable before write pulse, t<sub>su(CE)</sub> Figure 1) Data before end of write pulse, t<sub>Su</sub>(da) Chip enable after write pulse, th(CE) recommended operating conditions Address before write pulse, t<sub>su(ad)</sub> Width of write pulse, tw(wr) (see Figure 1) Address after write pulse, th(ad) Figure 1) Data after write pulse, th(da) Operating free-air temperature, TA High-level output current, IOH Low-level output current, IOL Supply voltage, VCC time (see time (see Setup Hold ↓The arrow indicates the transition of the read/write input used for reference: I for the low to-high-transition, I for the high-to low transition # monded operating free-six temperature (unless otherwise noted) electrical characteristics over recom | | -1.2 V | | | | | | | | | | | | | | |---------------------|------------|------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 2.4 3.3 | 1 1 1010 | | | | | | | | | | | | | | 7.1- | | | | | | | | | | | | | | | | | 4 3.4 | 1 1 1 1 | 1 1 1 1 1 | 1 1 1 1 1 | 1 1 1 1 1 1 | | | | | | | | | | 1 | | 2.4 | +++ | ++++ | ++++- | +++++ | +++++ | +++++++++++++++++++++++++++++++++++++++ | +++++++++++++++++++++++++++++++++++++++ | ++++ | ++++ | ++++++ | +++++++ | +++++++++++++ | | - | | Series 54S'<br>Series 74S' | Series 54S' Series 74S' Series 54S' | Series 54S'<br>Series 74S'<br>Series 54S'<br>Series 74S' | Series 54S'<br>Series 74S'<br>Series 54S'<br>Series 74S' | Series 54S'<br>Series 74S'<br>Series 54S'<br>Series 74S' | Series 54S' Series 74S' Series 54S' Series 74S' | Series 54S' Series 74S' Series 74S' Series 74S' | Series 545'<br>Series 745'<br>Series 745' | Series 545'<br>Series 745'<br>Series 745' | Series 545'<br>Series 745'<br>Series 745' | Series 54S' Series 74S' Series 74S' TA = MAX | Series 54S' Series 74S' Series 74S' TA = MAX TA = 25°C | Series 54S' Series 74S' Series 74S' Series 74S' TA = MAX TA = 25° C TA = MIN | | | | | = • = • | = 2 V, 8 = 2 V, 8 = 2 V, 8 = 16 mA | = 2 V,<br>= 2 V,<br>= 16 mA S<br>= 2 V. | = 2V, 8 = MAX = 2V, 8 | = 2V, 8 | = 2 V, | = 2 V,<br>= 2 V,<br>= 2 V,<br>= 2 V,<br>= 2 4 V<br>= 2 4 V<br>= 0.4 V<br>2.7 V<br>2.7 V | = 2 V, | = 2 V,<br>= V, | = 2 V, | = 2 V, | = 2 V, | | | 1 1 | VI VIH = 101 .> | +HO1 - HO2 | + HO : X X X X X X X X X X X X X X X X X X | + 10 + 10 + 10 + 10 + 10 + 10 + 10 + 10 | | | + H | H H O N N N N N N N N N N N N N N N N N | V V H H C V V Y X X X X X X X X X X X X X X X X X | | | | | | | VCC = MIN, | $\frac{V_{CC}=MiN, I_1=\bullet}{V_{CC}=MiN, V_{IH}=2V,}$ $V_{IL}=0.8V, I_{OH}=MAX$ | VCC = MIN,<br>VCC = MIN,<br>VIL = 0.8 V,<br>VCC = MIN, | V <sub>CC</sub> = MIN, | VCC = MIN, I₁ = ♦ VCC = MIN, VIH = 2 V, VIL = 0.8 V, IOH = MA> VCC = MIN, VIH = 2 V, VIL = 0.8 V, IOH = 2 V, VIL = 0.8 V, VO = 2.4 V, VIL = 0.8 V, VO = 2.4 V | V <sub>CC</sub> = MIN, I <sub>1</sub> = •<br>V <sub>CC</sub> = MIN, V <sub>H</sub> = 2 V,<br>V <sub>LC</sub> = 0.8 V, O <sub>H</sub> = MA)<br>V <sub>CC</sub> = MIN, V <sub>H</sub> = 2 V,<br>V <sub>CC</sub> = MAX, V <sub>H</sub> = 1 E 1 E 1 E 1 E 1 E 1 E 1 E 1 E 1 E 1 | VCC = MIN, I₁ = ♦ VCC = MIN, VIH = 2 V, VIL = 0.8 V, IOH = MAX VCC = MIN, VIH = 2 V, VIL = 0.8 V, IOL = 16 m VCC = MAX, VIH = 2 V, VIL = 0.8 V, VOC = 2.4 V, VCC = MAX, VIH = 2 V, VIL = 0.8 V, VO = 0.4 VIL = 0.8 V, VO = 0.4 V, VIL = 0.8 V | V <sub>CC</sub> = MIN. V <sub>IH</sub> = 2 V<br>V <sub>CC</sub> = MIN. V <sub>IH</sub> = 2 V<br>V <sub>IC</sub> = 0.8 V. O <sub>H</sub> = MA.<br>V <sub>CC</sub> = MIN. V <sub>IH</sub> = 5 V<br>V <sub>IC</sub> = 0.8 V. O <sub>L</sub> = 15 V<br>V <sub>IC</sub> = 0.8 V. V <sub>IH</sub> = 2 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 2 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 2 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 2 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 2 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 2 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 2 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 2 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 0.8 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 0.8 V<br>V <sub>IC</sub> = 0.8 V. V <sub>I</sub> = 0.8 V | V <sub>CC</sub> = MIN, I <sub>1</sub> = • V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2V, V <sub>IL</sub> = 0.8V, IOH = 2V, V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2V, V <sub>CC</sub> = MAX, V <sub>IH</sub> = 2V, V <sub>IL</sub> = 0.8V, V <sub>O</sub> = 2.4V, V <sub>IC</sub> = 0.8V, V <sub>O</sub> = 2.4V, V <sub>IC</sub> = 0.8V, V <sub>O</sub> = 0.4V, V <sub>IC</sub> = 0.8V, V <sub>O</sub> = 0.4V, V <sub>IC</sub> = 0.8V, V <sub>I</sub> = 5.5V, <sub>IC</sub> = 0.8V, V <sub>IC</sub> = 0.8V, V <sub>I</sub> 0 | V <sub>CC</sub> = MIN, I <sub>1</sub> = • V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2V, V <sub>IL</sub> = 0.8V, O <sub>H</sub> = 2V, V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2V, V <sub>CC</sub> = MAX, 5V, V <sub>CC</sub> = MAX, V <sub>IH</sub> = 5V, V <sub>CC</sub> = MAX, V <sub>IH</sub> = 5V, V <sub>CC</sub> = MAX, V <sub>I</sub> = 5.5V, | VCC = MIN,<br>VCC = MIN,<br>VIL = 0.8 V,<br>VCC = MIN,<br>VL = 0.8 V,<br>VL = 0.8 V,<br>VCC = MAX,<br>VIL = 0.8 V,<br>VCC = MAX,<br>VCC MAX, | VCC = MIN<br>VCC = MIN<br>VLL = 0.8 V<br>VCC = MAN<br>VCC MAN | V <sub>CC</sub> = MIN, 1 = • • V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V, V <sub>IH</sub> = 108 <sub>I</sub> | VCC = MIN<br>VCC = MIN<br>VLL = 0.8 V<br>VCC = MA<br>VCC MA | | | > | >>> | > > > > | | | | | | | | | | | | | | | | | | | | | m input volt | m input volt | m input volt | m input volti | m input volt | m input volta | m input volti | | | oltage | oltage<br>put voltage | oltage<br>put voltage<br>put voltage | oltage<br>put voltage<br>put voltage | put voltage put voltage put current, | oltage put voltage put current, age applied ut current, | oltage put voltage put voltage uut current, age applied ut current, | oltage put voltage put voltage put current, age applied ut current, age applied at maximur | oltage put voltage put voltage put current, age applied at maximur ut current | put voltage put voltage put voltage uut current, age applied at maximur ut current | put voltage put voltage put voltage ut current, ut current, ut current ut current ut current ut current ut current | put voltage put voltage put current, age applied ut current, age applied at maximur ut current ut current | put voltage put voltage put current, age applied at maximum ut current, ut current | put voltage put voltage put voltage ut current, age applied ut current, ut current ut current ut current | | Input clamp voltage | | VOH High-level output voltage | High-level output voltage | High-level output voltage Low-level output voltage Off-state output current, | High-level output voltage Low-level output voltage Off-state output current, high-level voltage applied | High-level output voltage Low-level output voltage Off-state output current high-level voltage applier Off-state output current, | High-level output voltage Low-level output voltage Off-state output current, high-level voltage applied Off-state output current, low-level voltage applied | High-level output voltage Low-level output voltage Off-state output current, high-level voltage applied Off-state output current, low-level voltage applied Input current at maximum input voltage | High-level output voltag Low-level output voltag Off-state output current high-level voltage applie Off-state output current Imput current High-level input current | High-level output voltage Low-level output voltage Off-state output current off-state output current low-level voltage applied flowt current at maxim High-level untu current Low-level input current Low-level input current | High-level output voltage Low-level output voltage Off-state output current, high-level voltage applied Off-state output current, low-level voltage applied Input current at maximum in) High-level input current Low-level input current Short-circuit output current | gh-level outpu<br>w-level outpu<br>ff state outpu<br>gh-level voltag<br>pur current a<br>gh-level inpu<br>igh-level inpu | w-level outpure state state outpure ou | High-level output of the state output of the state output high-level voltage of the state output low-level voltage of the state output low-level input High-level input Low-level input Short-circuit output | | Viv Inc | | VOH HIG | VOH HIG | VOH High | - - | 1 _ 1 _ 1 _ 1 | _ _ _ | 1 _ 1 _ 1 _ 1 | | | | | | | \* For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $^{+}$ All typical values are at $V_{CC}=5$ V, $T_{A}=25^{\circ}C$ . Suration of the short circuit should not exceed one second. f) = -18 mA for 'S189 and 'S201, - 12 mA for 'S209. NOTE 2: For the 'S189 (CC, in resourced with the redwirdre and chip enable inputs grounded, all other inputs at 4.5 V, and the output open. For the 'S201 and SN'45309 (CC is measured with all chip enable inputs grounded, all other inputs at 4.5 V, and the output open. #### **SERIES 54S/74S** RANDOM-ACCESS READ/WRITE MEMORIES WITH OPEN-COLLECTOR OUTPUTS # recommended operating conditions | THE PROPERTY OF O | S | SN54S289 | 6 | S | SN74S289 | 6 | 25 | SN54S301 | - | S | SN74S301 | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|-----|------|----------|---------------------|------|----------|-----|------|-------------|------|----| | | ž | NOM | MAX | Z | NOM | NOM MAX MIN NOM MAX | Z | MON | MAX | N | MIN NOM MAX | × | 2 | | Supply voltage, V <sub>CC</sub> | 4.5 | 2 | 5.5 | 4.75 | r. | 5.25 | 4.5 | 2 | 5.5 | 4.75 | 2 | 5.25 | > | | High-level output voltage, VOH | | | 5.5 | | | 5.5 | | | 5.5 | | | 5.5 | > | | Low-level output current, IQL | | | 16 | | | 16 | | | 16 | | | 16 | ΑE | | Width of write pulse, tw(wr) (see Figure 1) | 25 | | | 25 | | | 8 | | | 92 | | | S. | | Setup Address before write pulse, t <sub>su(ad)</sub> | ō | | | 70 | | | i o | | | ō | | | | | time (see Chip enable before write pulse, t <sub>su(CE)</sub> | 10 | | | ō | | | ō | | | ō | | | S | | Figure 2) Data before end of write pulse, tsu(da) | 251 | | | 251 | | | 1001 | | | 651 | | | | | Hold Address after write pulse, th(ad) | 10 | | | to | | | ₽ | | | ₽ | | | | | time (see Chip enable after write pulse, th(CE) | ţ | | | 10 | | | 6 | | | ŧ | | | Š | | Figure 2) Data after write pulse, th(da) | ţ | | | 10 | | | 5 | | | 5 | | | | | Operating free-air temperature, TA | -55 | | 125 | 0 | | 70 -55 | -55 | | 125 | 0 | | 70 | ပ | 1. The arrow indicates the transition of the read/write input used for reference: Hor the low-to high transition, Hor the high-to-low transition. # electrical characteristics over recommended operating free-air temperature (unless otherwise noted) | | 08(3). | | | | 0863, | Q | | 6201 | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------|------------------------|--------------|--------|---------------|------|------|------| | | PARAMETER | TES | TEST CONDITIONS | ţ. | 370 | 20 | | 200 | | FINE | | | | | | 2 | MIN TYP# MAX | T MAX | MIN TYP\$ MAX | TYP | MAX | | | Ξ | High-level input voltage | | | | 2 | | 2 | | | > | | ۲- | Low-level input voltage | | | | | 0.8 | | | 0.8 | > | | ۷ı, | Input clamp voltage | VCC = MIN, | + = I | | | -1.2 | | | -1.2 | > | | 3 | High-level output current | VCC = MIN, VIH = 2 V, | 1 | V <sub>0</sub> = 2.4 V | | 40 | | | 40 | 5 | | 5 | | V <sub>1</sub> L ≈ 0.8 V | | V <sub>0</sub> = 5.5 V | | 100 | | | 100 | ( | | , | Vot. concland outside volence | VCC = MIN, VIH = 2 V, | VIH = 2 V, | Series 54S' | | 0.5 | | 0.38 | 0.5 | ; | | 7 | Covered output voltage | VIL = 0.8 V, IOL = 16 mA Series 74S' | OL = 16 mA | Series 74S' | | 0.45 | | 0.38 | 0.45 | > | | _ | Input current at maximum input voltage | V <sub>CC</sub> = MAX, V <sub>I</sub> = 5.5 V | V <sub>1</sub> = 5.5 V | | | - | | | - | Ą | | Ξ | High-level input current | VCC = MAX, VI = 2.7 V | V <sub>1</sub> = 2.7 V | | | 25 | | | 25 | ΑŢ | | Ξ | Low-level input current | VCC = MAX, V1 = 0.5 V | V <sub>1</sub> = 0.5 V | | | -250 | | | -250 | 4 H | | | | | | TA = MAX | | 105 | | | 110 | | | 5 | Signal Si | VCC = MAX, Series 54S' | Series 54S' | TA = 25°C | 7.5 | 75 105 | | 100 | 140 | E | | 3 | | See Note 3 | | TA = MIN | | 105 | | | 155 | | | | | | Series 74S' | Full range | ž | 75 105 | | 100 | 140 | | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $\ddagger$ AII typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. Φt<sub>1</sub> = -18 mA for 'S289 and 'S301, -12 mA for 'S309, NOTE 3: For the 'S289 I<sub>CC</sub> is measured with the read/write and chip enable inputs grounded, all other inputs at 4.5 V, and the outputs open. For the 'S301 and SN/4S309 I<sub>CC</sub> is measured with all chip enable inputs grounded, all other inputs at 4.5 V, and the output open. # switching characteristics over recommended operating ranges of TA and VCC (unless otherwise noted) random-access memories with three-state outputs random-access memories with open-collector outputs | | | | | SN54 | \$289 | SN748 | :289 | SN545 | 3301 | N54S289 SN74S289 SN54S301 SN74S301 | 301 | | |------------|--------------------------------------------|----------|------------------|------|-------|-------------|------|----------|-------|-----------------------------------------|-----|--------| | | PAKAMELEH | | I EST CONDITIONS | TYP‡ | MAX | TYP | MAX | TYP‡ | MAX | TYP\$ MAX TYP\$ MAX TYP\$ MAX TYP\$ MAX | MAX | 2 | | tw(wr,min) | tw(wr,min) Minimum width of write pulse | | | 15 | 15 25 | 15 | 25 | 40 100 | 100 | 40 | 65 | Su | | ta(ad) | Access time from address | | CL = 30 pF, | 25 | 20 | 25 | 35 | 35 42 85 | 82 | 42 | 65 | su | | ta(CE) | Access time from chip enable (enable time) | le) | RL1 = 300 Ω, | 12 | 25 | 12 | 17 | 13 | 40 | 13 | 30 | su | | tSR | Sense recovery time | | RL2 = 600 Ω, | 22 | 40 | 22 40 22 | 35 | 20 | 20 | 20 | 40 | ns | | | Propagation delay time, low-to- | from CE | See Figure 2 | 12 | 25 | 12 25 12 17 | 17 | 8 | 30 | 8 | 20 | | | трг | high-level output (disable time) | from R/W | | 12 | | 12 | | 15 | 15 45 | 15 | 35 | s<br>č | $^{\ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 $^{\circ}$ C. # schematics of inputs and outputs 575 # SERIES 54S/74S RANDOM-ACCESS READ/WRITE MEMORIES - NOTES: A. When measuring access times from address inputs, the chip enable input(s) is(are) low and the read/write is high. - B. Waveform 1 is for the output with internal conditions such that the output is low except when disabled. Waveform 2 is for the output with internal conditions such that the output is high except when disabled. - C. When measuring access and disable times from chip enable input(s), the address inputs are steady-state and the read/write input is - D. Input waveforms are supplied by pulse generators having the following characteristics: $t_{\rm f} \le 2.5$ ns. $t_{\rm f} \le 2.5$ ns, PRR $\le 1$ MHz, and $Z_{\rm out} \approx 50~\Omega$ . #### FIGURE 1-TESTING RAM's WITH 3-STATE OUTPUTS #### ACCESS TIME FROM ADDRESS INPUTS VOLTAGE WAVEFORMS #### ACCESS (ENABLE) TIME AND DISABLE TIME FROM CHIP ENABLE VOLTAGE WAVEFORMS - NOTES: A. When measuring access times from address inputs, the chip-enable input(s) is(are) low and the read/write input is high. - B. Waveform shown is for the output with internal conditions such that the output is low except when disabled. - C. When measuring access and disable times from chip-enable input(s), the address inputs are steady-state and the read/write input is high. - D. Input waveforms are supplied by pulse generators having the following characteristics: $t_r \le 2.5$ ns, $t_f \le 2.5$ ns, PRR $\le 1$ MHz, and $Z_{out} \approx 50~\Omega$ . FIGURE 2-TESTING RAM's WITH OPEN-COLLECTOR OUTPUTS - Fully Decoded Memory Organized as 16 Words of Four Bits Each - Fast Access Time . . . 33 ns Typical - Diode-Clamped, Buffered Inputs - Open-Collector Outputs Provide Wire-AND Capability - Typical Power Dissipation . . . 375 mW - Compatible with Most TTL and DTL Circuits #### description This 64-bit active-element memory is a monolithic, high-speed, transistor-transistor logic (TTL) array of 64 flip-flop memory cells organized in a matrix to provide 16 words of four bits each. Each of the 16 words is addressed in straight binary with full on-chip decoding. The buffered memory inputs consist of four address lines, four data inputs, a write enable, and a memory enable for controlling the entry and access of data. The memory has open-collector outputs which may be wire-AND connected to permit expansion up to 4704 words of N-bit length without additional output buffering. Access time is typically 33 nanoseconds; power dissipation is typically 375 milliwatts. | ME | WE | OPERATION | CONDITION OF OUTPUTS | |----|----|-----------------|-----------------------------| | L | L | Write | Complement of Data Inputs | | L | н | Read | Complement of Selected Word | | н | L | Inhibit Storage | Complement of Data Inputs | | н | н | Do Nothing | High | #### write operation Information present at the data inputs is written into the memory by addressing the desired word and holding both the memory enable and write enable low. Since the internal output of the data input gate is common to the input of the sense amplifier, the sense output will assume the opposite state of the information at the data inputs when the write enable is low. #### read operation The complement of the information which has been written into the memory is nondestructively read out at the four sense outputs. This is accomplished by holding the memory enable low, the write enable high, and selecting the desired address. 575 ## TYPE SN7489 64-BIT RANDOM-ACCESS READ/WRITE MEMORY #### schematics of inputs and outputs # TYPE SN7489 64-BIT RANDOM-ACCESS READ/WRITE MEMORY #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | J | |----------------------------------------------------|---| | Input voltage (see Note 1) | V | | High-level output voltage, VOH (see Notes 1 and 2) | | | Operating free-air temperature range | С | | Storage temperature range | С | NOTES: 1. Voltage values are with respect to network ground terminal. 2. This is the maximum voltage that should be applied to any output when it is in the off state. #### recommended operating conditions | Supply voltage, VCC | | NUM<br>5 | 5.25 | V | | |-------------------------------------------------------------------------------------|----|----------|------|----|--| | Width of write-enable pulse, tw | | | | ns | | | Setup time, data input with respect to write enable, t <sub>su</sub> (see Figure 1) | 40 | | | ns | | | Hold time, data input with respect to write enable, th (see Figure 1) | 5 | | | ns | | | Select input setup time with respect to write enable, t <sub>SU</sub> | 0 | | | ns | | | Select input hold time after writing, th (see Figure 1) | 5 | | | ns | | | Operating free-air temperature, TA | 0 | | 70 | °C | | BAIRL BLODA BARY LIBUT #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDIT | TIONS <sup>†</sup> | MIN | TYP‡ | MAX | UNIT | |-----|----------------------------------------|---------------------------------------------------------------------|---------------------------------------------------|-----|------|-------------|------| | VIH | High-level input voltage | | | 2 | | | V | | VIL | Low-level input voltage | | | | | 8.0 | V | | VIK | Input clamp voltage | V <sub>CC</sub> = MIN, | $I_1 = -12 \text{ mA}$ | | | -1.5 | V | | ЮН | High-level output current | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>V <sub>OH</sub> = 5.5 V | | | 20 | μА | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V <sub>IL</sub> = 0.8 V, | I <sub>OL</sub> = 12 mA | | | 0.4<br>0.45 | V | | 4 | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5 V | | | 1 | mA | | ΊΗ | High-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.4 V | | | 40 | μА | | TIL | Low-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | T | | -1.6 | mA | | ¹cc | Supply current | V <sub>CC</sub> = MAX, | See Note 3 | | 75 | 105 | mA | | co | Off-state output capacitance | V <sub>CC</sub> = 5 V,<br>f = 1 MHz | V <sub>O</sub> = 2.4 V, | | 6.5 | | pF | NOTE 3: ICC is measured with the memory enable grounded, all other inputs at 4.5 V, and all outputs open. #### switching characteristics, VCC = 5 V, TA = 25°C | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------------------------------|-----------------------|----------------------------------------------------|-----|-----|-----|------| | tPLH | Propagation delay time, low-to output from memory enable | o-high-level | | | 26 | 50 | ns | | tPH L | Propagation delay time, high-toutput from memory enable | o-low-level | C <sub>1</sub> = 30 pF, | | 33 | 50 | 1,5 | | tPLH | Propagation delay time, low-to-<br>output from any address inpu | - 1 | $R_{L1} = 300 \Omega$ ,<br>$R_{L2} = 600 \Omega$ , | | 30 | 60 | ns | | tpH L | Propagation delay time, high-toutput from any address input | 1 | See Figure 1 | | 35 | 60 | | | | Sense recovery time | output initially high | | | 39 | 70 | ns | | <sup>t</sup> SR | after writing | output initially low | | | 48 | 70 | 113 | <sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $<sup>^{\</sup>ddagger}$ All typical values are at $V_{CC}$ = 5 V, $T_{A}$ = 25°C. ## TYPE SN7489 64-BIT RANDOM-ACCESS READ/WRITE MEMORY #### PARAMETER MEASUREMENT INFORMATION READ CYCLE #### WRITE CYCLE FROM WRITE ENABLE NOTES: A. The input pulse generators have the following characteristics: $t_f \le 10$ ns, $t_f \le 10$ ns, PRR = 1 MHz, $Z_{out} \approx 50 \Omega$ . B. $C_1$ includes probe and jig capacitance. #### FIGURE 1-SWITCHING CHARACTERISTICS It cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement. - Fully Decoded, Organized as 1024 Words of One Bit Each - Schottky-Clamped for High-Speed Memory Systems: Access from Chip-Enable Inputs... 15 ns Typical Access from Address Inputs... 30 ns Typical Power Dissipation... 0.5 mW/Bit Typical - Choice of Three-State or Open-Collector Outputs - Compatible with TTL and I2L SBP0400 - Chip-Enable Input Simplifies External Decoding #### description This 1024-bit active-element memory is a monolithic transistor-transistor logic (TTL) array organized as 1024 words of one bit each. It is fully decoded and has a chip-enable input to simplify decoding required to achieve the desired system organization. #### DIP PACKAGE (TOP VIEW) #### schematics of inputs and outputs #### write cycle The information applied at the data input is written into the selected location when the chip-enable input and the read/write input are low. While the read/write input is low, the 'S214 output is in the high-impedance state and the 'S314 output is off. When a number of outputs are bus-connected, this high-impedance or off state will neither load nor drive the bus line, but it will allow the bus line to be driven by another active output or a passive pull-up. #### read cycle The stored information (in-phase with that which was applied at the data input during the write cycle) is available at the output when the read/write input is high and the chip-enable input is low. When the chip-enable is high, the 'S214 output will be in the high-impedance state and the 'S314 output will be off. #### FUNCTION TABLE | | INP | UTS | 'LS214 | 'LS314 | |-------------------------------|----------------|----------------|----------------|-------------| | FUNCTION | CHIP<br>ENABLE | READ/<br>WRITE | OUTPUT | OUTPUT | | Vrite<br>(Store Applied Data) | L | L | High Impedance | Off | | Read | L | н | Stored Data | Stored Data | | Inhibit | н | х | High Impedance | Off | H - high level, L - low level, X - irrelevant #### SN54S214,SN54S314,SN74S214,SN74S314 1024-BIT HIGH-PERFORMANCE **RANDOM-ACCESS MEMORIES** #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | . 7V | |-------------------------------------------------------|--|--|------|--|--|--|--|--|-----|---------| | Input voltage | | | | | | | | | | . 5.5V | | Off-state output voltage | | | | | | | | | | . 5.5V | | Operating free-air temperature range: SN54S' Circuits | | | | | | | | | | | | SN74S' Circuits | | | <br> | | | | | | 0°C | to 70°C | | Storage temperature range | | | | | | | | | | ი 150°C | NOTE 1: Voltage values are with respect to network ground terminal #### recommended operating conditions | | | | SN545' | | | SN745' | | I | |---------------------------------|-------------------------------|-----|--------|-----|------|--------|-------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current,10H | | 1 | | -2 | | | -10.3 | mA | | Low-level output current, IOL | | 1 | | 16 | | | 16 | mA | | Width of write-enable pulse fre | ad/write low), t <sub>w</sub> | 50 | | | 35 | | | ns | | | Address to read/write | 154 | | | 5↓ | | | | | Setup time, t <sub>setup</sub> | Data to read/write | 5. | | | 51 | | | ns | | | Chip-enable to read/write | 5↓ | | | 5↓ | | | | | | Address from read/write | 5t | | | 5† | | | | | Hold time, thold | Data from read/write | 5† | | | 51 | | | ns | | | Chip-enable from read/write | 5† | | | 51 | | | 1 | | Operating free-air temperature | , T <sub>A</sub> | -55 | | 125 | 0 | | 70 | °C | <sup>14</sup> The arrow indicates the transition from the read/write input for reference: 1 for the low-to-high transition, 4 for the high-to-low transition. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TES | T CONDITION | IS <sup>†</sup> | MIN | TYP | MAX | UNIT | |------|--------------------------------------------|--------------------------|------------------------|-----------------|-----|------|-------|------| | ViH | High-level input voltage | | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.8 | V | | VI | Input clamp voltage | VCC = MIN, | I <sub>I</sub> = -18mA | | | | -1.2 | V | | ., | High-level output voltage | VCC =MAX. | VIH = 2V | Series 54S | 2.4 | 3.2 | | | | VOH | SN54S/74S214 | VIL = 0.8V, | IOH = MAX | Series 74S | 2.4 | 2.9 | | - I | | VOL | Low level output voltage | V <sub>CC</sub> = MIN, | VIH =2V | | | 0.25 | 0.45 | V | | | | VIL = 0.8V, | IOL = 16mA | | | 0.35 | 0.45 | " | | la | High-level output current | VCC = MIN, | V <sub>IH</sub> =2V | Vo = 2.4V | | | 50 | | | 'он | SN54S/74S314 | V <sub>IL</sub> = 0.8 V | | VO = 5.5V | | | 100 | - μΑ | | IOZH | Off-state output current, high-level | VCC = MAX, | V <sub>IH</sub> = 2 V | | | | 50 | μА | | | voltage applied SN54S/74S214 | V <sub>IL</sub> ≈ 0.8 V, | VO = 2.4V | | | | | | | IOZL | Off-state output current, low-level | VCC = MAX, | V <sub>IH</sub> ≈ 2V | | | | 50 | μА | | .02L | voltage applied SN54S/74S214 | VIL = 0.8V, | $V_0 = 0.4 V$ | | | | 30 | ~ | | 4 | Input current at maximum input voltage | VCC = MAX, | V <sub>1</sub> = 5.5 V | | | | 1 | mA | | Чн | High-level input current | VCC = MAX, | V1 = 2.7 V | | | | 25 | μΑ | | HL | Low-level input current | VCC = MAX, | V <sub>I</sub> = 0.5 V | | | | - 250 | μΑ | | los | Short-circuit output current* SN54S/74S214 | V <sub>CC</sub> = MAX | | | -30 | | -100 | mA | | 1cc | Supply current | VCC = MAX, | See Note 2 | | | 95 | 130 | mA | <sup>&</sup>lt;sup>1</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. fAil typical values are at $V_{CC} = 5$ V, $T_A = 25^{\circ}$ C. Operation of the short circuit should not exceed one second. NOTE 2: I<sub>CC</sub> is measured with all inputs grounded and the output open, TE cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement. #### SN54S214,SN54S314,SN74S214,SN74S314 1024-BIT HIGH-PERFORMANCE RANDOM-ACCESS MEMORIES SN54S/74S214 switching characteristics over recommended operating ranges of TA and VCC (unless otherwise noted) | | 040445750 | | TEST CONDITIONS | SN54S2 | 14 | SN74S2 | 214 | UNIT | |------|-----------------------------------------------------|----------------------|--------------------------------------------------|----------|-----|---------|-----|------| | | PARAMETER | | TEST CONDITIONS | MIN TYP: | MAX | MIN TYP | MAX | ONT | | tpLH | Propagation delay time,<br>low-to-high-level output | Access times | | 30 | 60 | 30 | 45 | | | tpHL | Propagation delay time,<br>high-to-low-level output | from address | C <sub>L</sub> = 30 pF<br>R <sub>L</sub> = 400Ω, | 30 | 60 | 30 | 45 | ns | | tZH | Output enable time to high level | Access times from | See Note 3 | 15 | 40 | 15 | 30 | ns | | tZL | Output enable time to low level | chip enable | | 15 | 40 | 15 | 30 | | | tZH | Output enable time to high level | Sense recovery times | | 20 | 45 | 20 | 30 | ns | | tZL | Output enable time to low level | from read/write | | 20 | 45 | 20 | 30 | '''s | | tHZ | Output disable time from<br>high level | Disable times from | | 10 | 30 | 10 | 20 | ns | | tLZ | Output disable time from low level | chip enable | C <sub>L</sub> = 5 pF,<br>R <sub>L</sub> = 400Ω, | 10 | 30 | 10 | 20 | 115 | | tHZ | Output disable time from high level | Disable times from | See Note 3 | 15 | 40 | 15 | 30 | | | tLZ | Output disable time from<br>low level | read/write | | 15 | 40 | 15 | 30 | ns | ### SN54S/74S314 switching characteristics over recommended operating ranges of $T_A$ and $V_{CC}$ (unless otherwise noted) | | | | TEST COMPLETIONS | SN54S3 | SN54S314 SN74 | | 17453 | 14 | UNIT | |------|-----------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------|----------|---------------|-----|----------|----------|------| | | PARAMET | EH | TEST CONDITIONS | MIN TYP | MAX | MIN | TYP# | MAX | ONT | | tPLH | Propagation delay time,<br>low-to-high-level output | Access times | | 30 | 60 | | 30 | 45 | ns | | tPHL | Propagation delay time,<br>high-to-low-level | from address | C <sub>L</sub> = 30 pF | 30 | 60 | | 30 | 45 | 113 | | tPLH | Propagation delay time,<br>low-to-high-level output<br>(disable time) | From chip enable<br>From read/write | $R_{L1} = 300\Omega$ $R_{L2} = 600 \Omega$ See Note 4 | 15<br>20 | 40<br>45 | | 15<br>20 | 30<br>30 | ns | | tPHL | Propagation delay time,<br>high-to-low-level output | Output enable | | 15 | 40 | | 15 | 30 | ns | | tSR | Sense recovery time | From read/write | | 20 | 45 | | 20 | 30 | ns | # SCHOTTKY<sup>†</sup> TTL MEMORIES #### SN54LS214,SN54LS314,SN74LS214,SN74LS314 1024-BIT HIGH-PERFORMANCE RANDOM-ACCESS MEMORIES - Fully Decoded, Organized as 1024 Words of One Bit Each - Schottky-Clamped for High-Speed Memory Systems: Access from Chip-Enable Inputs . . . 20 ns Typical Power Dissipation . . . 0.2 mW/Bit Typical - Choice of Three-State or Open-Collector Outputs - Compatible with TTL and I<sup>2</sup>L SBP0400 - Chip-Enable input Simplifies External Decoding #### description This 1024-bit active-element memory is a monolithic transistor-transistor logic (TTL) array organized as 1024 words of one bit each. It is fully decoded and has a chip-enable input to simplify decoding required to achieve the desired system organization. #### schematics of inputs and outputs #### write cycle The information applied at the data input is written into the selected location when the chip-enable input and the read/write input are low. While the read/write input is low, the 'LS214 output is in the high-impedance state and the 'LS314 output is off. When a number of outputs are bus-connected, this high-impedance or off state will neither load nor drive the bus line, but it will allow the bus line to be driven by another active output or a passive pull-up. #### read cycle The stored information (in-phase with that which was applied at the data input during the write cycle) is available at the output when the read/write input is high and the chip-enable input is low. When the chip-enable input is high, the 'LS214 output will be in the high-impedance state and the 'LS314 output will be off. #### FUNCTION TABLE | | INP | UTS | | | |-------------------------------|----------------|----------------|------------------|------------------| | FUNCTION | CHIP<br>ENABLE | READ/<br>WRITE | 'LS214<br>OUTPUT | 'LS314<br>OUTPUT | | Write<br>(Store Applied Data) | L | L | High Impedance | Off | | Read | L | н | Stored Data | Stored Data | | Inhibit | н | × | High Impedance | Off | H ≈ high level, L ≈ low level, X = irrelevant #### SN54LS214,SN54LS314,SN74LS214,SN74LS314 1024-BIT HIGH-PERFORMANCE RANDOM-ACCESS **MEMORIES** #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | <br> | <br>7 V | |---------------------------------------|--------------------|------|-------------------| | Input voltage | | <br> | <br>5.5 V | | Off-state output voltage | | <br> | <br>5.5 V | | Operating free-air temperature range: | SN54LS' Circuits . | <br> | <br>55°C to 125°C | | | SN74LS' Circuits . | <br> | <br>0°C to 70°C | | Storage temperature range | | | -65°C to 150°C | NOTE 1: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | | | SN54LS' | | | SN74LS' | | | | | |--------------------------------------|-----------------------------|-----|---------|-----|------|---------|------|------|--|--| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | | High-level output current, IOH | | | | -1 | | | ~5 | mA | | | | Low-level output current, IOL | | | | 4 | | | 8 | mA | | | | Width of write-enable pulse (read/wr | te low), t <sub>w</sub> | 100 | | | 80 | | | ns | | | | | Address to read/write | 40↓ | | | 301 | | | | | | | Setup time, t <sub>setup</sub> | Data to read/write | 10↓ | | | 101 | | | ns | | | | | Chip-enable to read/write | 01 | | | 01 | | | 1 | | | | | Address from read/write | 101 | | | 101 | | | | | | | Hold time, thold | Data from read/write | 101 | | | 101 | | | ns | | | | | Chip-enable from read/write | 01 | | | 01 | | | 1 | | | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | °C | | | <sup>11.</sup> The arrow indicates the transition from the read/write input used for reference: 1 for the low-to-high transition. 1 for the high-to-low transition. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TES | CONDITION | IS <sup>†</sup> | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------------|---------------------------------------------------|-------------------------------------------------|------------------------|-----|-----|------|----------| | VIH | High-level input voltage | | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.8 | V | | Vı | Input clamp voltage | VCC = MIN, | I <sub>1</sub> = -18 mA | | | | -1.2 | V | | 1/ | High-level output voltage, | VCC = MAX, | V <sub>1H</sub> = 2 V, | Series 54LS | 2.4 | 3.2 | | V | | VOH | SN54LS/74LS214 | V <sub>IL</sub> = 0.8 V, | IOH = MAX | Series 74LS | 2.4 | 2.9 | | 7 ° | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = MAX | | | 0.4 | 0.5 | V | | | High-level output current | V <sub>CC</sub> = MAX, | V <sub>IH</sub> = 2 V, | VO = 2.4 V | | | 50 | <b>†</b> | | ΙОН | SN54LS/74LS314 | V 3.0 = JIV | | V <sub>O</sub> = 5.5 V | | | 100 | μΑ | | lozн | Off-state output current, high-level | V <sub>CC</sub> = MAX, | V <sub>IH</sub> = 2 V, | | | | 50 | | | ·UZH | voltage applied SN54LS/74LS214 | V <sub>IL</sub> = 0.8 V, | V <sub>OH</sub> = 2.4 V | / | | | 30 | μА | | | Off-state output current, low-level | V <sub>CC</sub> = MAX | V <sub>IH</sub> = 2 V, | | | | -50 | μА | | OZL | voltage applied SN54LS/74LS214 | VIL = 0.8 V, | VO = 0.4V | | | | -30 | " | | t <sub>1</sub> | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5 V | | | | 1 | mA | | ΉΗ | High-level input current | VCC = MAX, | V <sub>1</sub> = 2.7 V | | | | 25 | μА | | 11L | Low-level input current | VCC = MAX, | V <sub>I</sub> = 0.5 V | | | | -250 | μΑ | | los | Short-circuit output current * SN54LS/74LS214 | V <sub>CC</sub> = MAX | | | -15 | | -100 | mA | | <sup>1</sup> CC | Supply current | VCC = MAX, | See Note 2 | | | 35 | 50 | mA | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions <sup>‡</sup>All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. \*Duration of the short circuit should not exceed one second. NOTE 2: ICC is measured with all inputs grounded and the output open #### SN54LS214, SN54LS314, SN74LS214, SN74LS314 1024-BIT HIGH-PERFORMANCE RANDOM-ACCESS **MEMORIES** #### SN54LS/74LS214 switching characteristics over recommended operating ranges of TA and VCC (unless otherwise noted) | | PARAMETER | | 7507 00101710110 | SN54LS214 | SN74LS214 | UNIT | |------------------|-----------------------------------------------------|-------------------------------|----------------------------------------|--------------|--------------|-------| | | W | | TEST CONDITIONS | MIN TYPT MAX | MIN TYPT MAX | JUNIT | | †PLH | Propagation delay time,<br>low-to-high-level output | Access times | | 110 | 90 | | | <sup>t</sup> PLH | Propagation delay time,<br>high-to-low-level output | from address | CL ≈ 30 pF,<br>R <sub>1</sub> ≈ 600 Ω, | 110 | 90 | ns | | †ZH | Output enable time to high level | Access times from | See Note 3 | 75 | 60 | | | †ZL | Output enable time to low level | chip enable | | 75 | 60 | ns | | tZH | Output enable time to high level | Sense recovery times | | 75 | 60 | T | | †ZL | Output enable time to low level | from read/write | | 75 | 60 | ns | | tHZ | Output disable time from<br>high level | Disable times from | | 65 | 50 | | | <sup>t</sup> LZ | Output disable time from<br>low level | chip enable | $C_L$ = 5 pF<br>$R_L$ = 600 $\Omega_c$ | 65 | 50 | ns | | ¹HZ | Output disable time from high level | Disable times from read/write | See Note 3 | 75 | 60 | Į. | | tHZ | Output disable time from low level | | | 75 | 60 | ns | #### SN54LS/74LS314 switching characteristics over recommended operating ranges of TA and VCC (unless otherwise noted) | PARAMETER | | | | SN54LS314 | SA | | | |------------------|-----------------------------------------------------|------------------|--------------------------------------------------|-----------|----------|------|----| | | PARAMETER | | TEST CONDITIONS | MIN | TYPT MAX | UNIT | | | <sup>t</sup> PLH | Propagation delay time,<br>low-to-high-level output | Access times | | 110 | | 90 | 1 | | tPHL | Propagation delay time,<br>high-to-low-level output | from address | C <sub>L</sub> = 15 pF, | 110 | | 90 | ns | | <sup>t</sup> PLH | Propagation delay time,<br>low-to-high-level output | From chip enable | $R_{L1} = 600 \Omega$ , $R_{L2} = 1.2 k\Omega$ , | 75 | | 60 | ns | | | (disable time) | From read/write | See Note 4 | 75 | | 60 | | | tPHL. | Propagation delay time,<br>high-to-low-level output | Output enable | | 75 | | 60 | ns | | <sup>t</sup> SR | Sense recovery time | From read/write | 1 | 75 | 1 | 60 | ns | <sup>&</sup>lt;sup>‡</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. NOTES. 3. Load circuit and voltage waveforms are the same as those shown in Figure -, page number of the Semiconductor Memory Data Book. The data out is in phase with data in. <sup>4.</sup> Load circuit and voltage waveforms are the same as those shown in Figure -, page number of the Semiconductor Memory Data Book. The data out is inphase with data in. It cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement. #### SCHOTTKY<sup>†</sup> TTL LSI #### SN54S207,SN54S208,SN74S207,SN74S208 1024-BIT EDGE-TRIGGERED RANDOM-ACCESS MEMORIES WITH 3-STATE OUTPUTS - Fully Decoded, Organized as 256 Words of Four Bits Each - Schottky-Clamped for High-Speed Memory Systems: Access from Chip-Enable Inputs ... 15 ns Typical Access from Address Access from Address Inputs ... 35 ns Typical - Edge-triggered Write Control - 'S207 Data and Address are Same Pins as 1K ROM/PROM - High-Density Packages have Pin-Row Spacing of 0.3-inch - Three-State Output for Driving Bus-Organized Systems and/or Highly Capacitive Loads - Compatible with Most TTL and I<sup>2</sup>L Microprocessor Circuits #### description These 1024-bit active-element memories are monolithic transistor-transistor logic (TTL) arrays organized as 256 words of four bits each. They are fully decoded with output enable inputs to simplify decoding required to achieve the desired system organization. Read and write times are virtually equal, which simplifies control implementation. #### schematics of inputs and outputs #### SN54S207, SN74S207 J, N, OR W PACKAGE (TOP VIEW) #### SN54S208, SN74S208 J OR N DUAL-IN-LINE PACKAGE (TOP VIEW) #### write cycle While the output-enable input of the 'S207 is high, data applied to the input/output (I/O) is written into the selected location on a positive transition at the write input. Information at the data input of the 'S208 memory is written into the selected location on a positive transition at the write input regardless of the state of the output-enable input. While the output-enable input is high, the output is in the high-impedance state. When a number of outputs are bus-connected, this high-impedance output state will neither load nor drive the bus line, but it will allow the bus line to be driven by another active output or a passive pull-up if desired. #### read cycle The stored information is available at the output when the output-enable input is low. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | | | | | | | . 7 | ٧ | |--------------------------------------|------|-----|-----|-----|----|-----|-------------|---|--|--|--|--|--|--|--|-----|-----|------|--------|---| | Input voltage | | | | | | | | | | | | | | | | | | | 5.5 | ٧ | | Off-state output voltage | | | | | | | | | | | | | | | | | | | 5.5 | ٧ | | Operating free-air temperature range | , SN | 545 | S20 | 17, | SN | 54 | S20 | 8 | | | | | | | | -55 | 5°C | to | 125°C | : | | | SN | 745 | S20 | 7, | SN | 749 | <b>S2</b> 0 | 8 | | | | | | | | | ( | уc | to 70° | С | | Storage temperature range | | | | | | | | | | | | | | | | -6 | 35° | C to | o 150° | c | NOTE 1: All voltage values are with respect to network ground terminal #### recommended operating conditions | | | | SN54S' | | | SN745 | S' | UNIT | |-----------------------------------------------|--------------------|-----|--------|-----|------|-------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | | | | 2 | | | -6.5 | mA | | Low-level output current, IOL | | | | 16 | | | 16 | mA | | Width of write-enable pulse (high), t | v | 35 | | | 25 | | | ns | | Setup time to the Figure 1) | Address to write | 01 | | | 01 | | | | | Setup time, t <sub>setup</sub> (see Figure 1) | Data to write | O† | | | 01 | | | ns | | (0-5 | Address from write | 70† | | | 501 | | | | | Hold time, thold (See Figure 1) | Data from write | 701 | | | 0 | | | ns | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | °C | <sup>1.4</sup> The arrow indicates the transistion of the read/write input for reference: 1 for the low-to-high transition, 1 for the high-to-low transition. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETER | | 7507.001 | 1017101101 | | SN545' | | SN745' | UNIT | |----------------|------------------------------|--------------|----------------------------------------------------|--------------------------------------------------|-----|----------|-----|----------|-------| | | PARAMETER | | I ESI CON | IDITIONS1: | MIN | TYP+ MAX | MIN | TYP: MAX | JONIT | | VIH | High-level input voltage | | | | 2 | | 2 | | V | | VIL | Low-level input voltage | | | | | 0.8 | | 0.8 | V | | ٧ı | Input clamp voltage | | VCC = MIN, | I <sub>I</sub> = -18 mA | | -1.2 | | -1.2 | V | | Vон | High-level output voltage | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V<br>I <sub>OH</sub> = MAX | 2.4 | 3.2 | 2.4 | 2.9 | ٧ | | VOL | Low-level output voltages | | V <sub>CC</sub> = MIN,<br>V <sub>1L</sub> = 0.8 V, | V <sub>IH</sub> = 2 V<br>I <sub>OL</sub> = 16 mA | | 0.5 | | 0.45 | ٧ | | lоzн | Off-state output current | SN54S/74S207 | VCC = MAX, | V <sub>IH</sub> = 2 V | | 25 | | 25 | μА | | OZH | high-level voltage applied | SN54S/74S208 | VIL = 0.8 V. | VO = 2.4 V | | 50 | | 50 | 1 | | lozu | Off-state output current | SN54S/74S207 | VCC = MAX, | V <sub>IH</sub> = 2 V | | -250 | | -250 | | | .02L | low-level voltage applied | SN54S/74S208 | VIL = 0.8 V, | VO = 0.5 V | | -50 | | -50 | μΑ | | l <sub>1</sub> | input current at maximum | nput voltage | VCC = MAX, | V <sub>I</sub> = 5.5 V | | 1 | | 1 | mA | | Чн | High-level input current | | V <sub>CC</sub> = MAX,<br>See Note 2 | V <sub>I</sub> = 2.4 V, | | 25 | | 25 | μА | | ЧL | Low-level input current | | VCC = MAX, | V <sub>I</sub> = 0.5 V | | -250 | | -250 | μА | | los | Short-circuit output current | • | VCC = MAX, | | -30 | -100 | -30 | -100 | mA | | laa | Supply current | SN54S/74S207 | VCC = MAX, | See Note 3 | | 120 160 | | 120 180 | mA | | ¹CC | Supply current | SN54S/74S208 | , CC 101AA, | 3ee 140te 3 | | 120 160 | | 120 180 | " | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>†</sup> All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. Duration of the short-circuit should not exceed one second. NOTES: 2. For the S207, $I_{\mbox{\scriptsize IL}}$ is measured with the output enable at 4.5V. <sup>3.</sup> ICC is measured with the write high, output enable grounded, all other inputs at 4.5 V, and all outputs open. #### PARAMETER MEASUREMENT INFORMATION READ WRITE INPU INPUT QUITPU INPUT OUTPUT FIGURE 4 - ACCESS (ENABLE) TIME AND DISABLE TIME VOLTAGE WAVEFORMS - NOTES: A. Waveform 1 is for the output with internal conditions such that the output is low except when disabled, Waveform 2 is for the output with internal conditions such that the output is high except when disabled. - B. When measuring delay times from address inputs, the output-enable and the write/read inputs are low. - C. When measuring delay times from the output-enable input, the address inputs are steady-state and the write/read input is low - D. Input waveforms are supplied by the pulse generators having the following characteristics: $t_r \leqslant 2.5$ ns, $t_f \leqslant 2.5$ ns, PRR $\leqslant 1$ MHz, and ${ m Z_{out}} \approx$ 50 $\Omega$ TEXAS INSTRUMENTS RESERVES THE RIGHT TO MAKE CHANGES AT ANY TIME IN ORDER TO IMPROVE DESIGN AND TO SUPPLY THE BEST PRODUCT POSSIBLE **FUNCTION TABLE** | FUNCTION | READ/WRITE | ENABLE | OUTPUTS | |------------|------------|--------|---------------------------| | WRITE | † | н | Hi-Z (USE AS DATA INPUTS) | | READ | H or L | L | DATA ADDRESSED | | DO NOTHING | H or L | н | Hi-Z | H = HIGH, L = LOW, T = LOW-TO-HIGH TRANSITION #### 'S208 functional block diagram **FUNCTION TABLE** | FUNCTION | READ/WRITE | ENABLE | OUTPUTS | |----------------|------------|--------|----------------| | WRITE AND READ | t | L | DATA ADDRESSED | | READ | H or L | L | DATA ADDRESSED | | DO NOTHING | H or L | н | Hi-Z | | WRITE ONLY | t | Н | Hi-Z | H = HIGH, L = LOW, T = LOW-TO-HIGH TRANSITION #### switching characteristics over recommended operating ranges of TA and VCC (unless otherwise noted) | | PARAMETER† | TEST CONDITIONS | | SN54S' | | | SN74S | , | UNIT | |-------------|--------------------|------------------------------------------------|-----|--------|-----|-----|-------|-----|------| | | FANAMETER. | TEST CONDITIONS | MIN | TYP# | MAX | MIN | TYP# | MAX | UNII | | tw(min) | | | | 10 | 35 | | 10 | 25 | ns | | tpLH | Access times | | | 35 | 70 | | 35 | 50 | | | tpHL | from address | | | 35 | 70 | | 35 | 50 | ns | | tZH | Access times from | C <sub>L</sub> = 30 pF, R <sub>L</sub> =400 Ω, | | 15 | 35 | | 15 | 25 | | | tZL | output enable | See Figure 1 | | 15 | 35 | | 15 | 25 | ns | | tZH or tpLH | Access times | | | 25 | 60 | | 25 | 45 | | | tZL or tpHL | from write | | | 25 | 60 | | 25 | 45 | ns | | tHZ | Disable times from | $C_L = 5 pF$ , $R_L = 400 \Omega$ , | | 10 | 30 | | 10 | 20 | T | | tLZ | output enable | See Figure 1 | | 10 | 30 | | 10 | 20 | ns | <sup>†</sup>tw(min) = minimum write-enable pulse-width (read/write low) tpLH = propagation delay time, low-to high-level output tpHL = propagation delay time, high-to-low-level output tzH = output enable time to high level tzL = output enable time to low level tHZ = Output disable time from high level tLZ = output disable time from low level #All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C LOAD CIRCUIT #### TTL MEMORIES # SERIES 54/74, 54S/74S PROGRAMMABLE READ-ONLY MEMORIES BULLETIN NO. DL-S 7512258, MAY 1975 - Titanium-Tungsten (Ti-W) Fuse Links for Fast, Low-Voltage, Reliable Programming - All Schottky-Clamped PROM's Offer: Fast Chip Select to Simplify System Decode Choice of Three-State or Open-Collector Outputs P-N-P Inputs for Reduced Loading on System Buffers/Drivers - Full Decoding and Chip Select Simplify System Design - Applications Include: Microprogramming/Firmware Loaders Code Converters/Character Generators Translators/Emulators Address Mapping/Look-Up Tables | TYPE NUMBER | R (PACKAGES) | BIT SIZE | ОПТРИТ | TYPICAL ACCESS TIME (ns) | | | | | |----------------|----------------|--------------------------|----------------|--------------------------|---------------------|--|--|--| | –55°C to 125°C | 0°C to 70°C | (ORGANIZATION) | CONFIGURATION | FROM<br>ADDRESS | FROM<br>CHIP SELECT | | | | | SN54186(J, W) | SN74186(J, N) | 512 bits<br>(64 W × 8 B) | open-collector | 50 | 55 | | | | | SN54188A(J, W) | SN74188A(J,N) | 0501: | open-collector | 30 | 34 | | | | | SN54S188(J, W) | SN74S188(J, N) | 256 bits | open-collector | 25 | 12 | | | | | SN54S288(J, W) | SN74S288(J, N) | (32 W × 8 B) | three-state | 25 | 12 | | | | | SN54S287(J, W) | SN74S287(J, N) | 1024 bits | three-state | 42 | 15 | | | | | SN54S387(J, W) | SN74S387(J, N) | (256 W × 4 B) | open-collector | 42 | 15 | | | | | SN54S470(J) | SN74S470(J, N) | 2048 bits | open-collector | 50 | 20 | | | | | SN54S471(J) | SN74S471(J, N) | (256 W × 8 B) | three-state | 50 | 20 | | | | | SN54S472(J)* | SN74S472(J, N) | 4096 bits | three-state | 55 | 20 | | | | | SN54S473(J)* | SN74S473(J, N) | (512 W x 8 B) | open-collector | 55 | 20 | | | | Pin assignments for all of these memories are the same for all packages #### description <sup>†</sup>TO is used for testing purpose. The logic at TO is undefined. These monolithic TTL programmable read-only memories (PROM's) feature titanium-tungsten (Ti-W) fuse links with each link designed to program in one millisecond or less. The Schottky-clamped versions of these PROM's offer considerable flexibility for upgrading existing designs or improving new designs as they feature full Schottky clamping for improved performance, low-current MOS-compatible p-n-p inputs, choice of bus-driving three-state or open-collector outputs, and improved chip-select access times. The high-complexity 2048- and 4096-bit PROM's can be used to significantly improve system density for fixed memories as all are offered in the 20-pin dual-in-line package having pin-row spacings of 0.300 inch. <sup>\*24</sup> Pin versions of this function will be available in July 1976 ## SERIES 54/74, 54S/74S PROGRAMMABLE READ-ONLY MEMORIES #### description (continued) Data can be electronically programmed, as desired, at any bit location in accordance with the programming procedure specified. All PROM's, except the 'S287 and 'S387, are supplied with a low-logic-level output condition stored at each bit location. The programming procedure open-circuits Ti-W metal links, which reverses the stored logic level at selected locations. The procedure is irreversible; once altered, the output for that bit location is permanently programmed. Outputs never having been altered may later be programmed to supply the opposite output level. Operation of the unit within the recommended operating conditions will not alter the memory content. A low level at the chip-select input(s) enables each PROM except the '186, which is enabled by a high level at both chip-select inputs. The opposite level at any chip-select input causes the outputs to be off. The three-state output offers the convenience of an open-collector output with the speed of a totem-pole output; it can be bus-connected to other similar outputs yet it retains the fast rise time characteristic of the TTL totem-pole output. The open-collector output offers the capability of direct interface with a data line having a passive pull-up. #### schematics of inputs and outputs S470, S471, S472, S473 EQUIVALENT OF EACH INPUT VCC #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage (see Note 1) | | <br> | 7 V | |---------------------------------------|------------------------|------|----------------| | Input voltage | | <br> | 5.5 V | | Off-state output voltage | | <br> | 5.5 V | | Operating free-air temperature range: | SN54', SN54S' Circuits | <br> | –55°C to 125°C | | | SN74', SN74S' Circuits | <br> | 0°C to 70°C | | Storage temperature range | | <br> | –65°C to 150°C | NOTE 1: Voltage values are with respect to network ground terminal (GND 2 of 186), For 186 GND 1 and both GND 2 terminals are all connected to system ground except during programming. The supply voltage rating does not apply during programming of the 188, 188A, or the 587/34 PROM's. # TYPES SN54186, SN74186 PROGRAMMABLE READ-ONLY MEMORIES #### recommended conditions for programming | | | MIN | MOM | MAX | UNIT | |--------------------------------------------|------------|------|-----------------------|---------------------|------| | Supply voltages (see Note 2) | Vcc | 4.75 | 5 | 5.25 | 1,, | | Supply voltages (see Note 2) | GND 1 | -5 | | 61 | ľ | | Input conditions (see Note 3 and 4) | High level | | pen circu<br>equivale | | | | | Low level | -5 | | -61 | V | | Output voltage | *** | | | -6.5 <sup>†</sup> ‡ | V | | Output current, output being programmed | | -95 | -120 | -130 | mA | | Duration of programming pulse (see Note 5) | | 1 | | | ms | | Programming duty cycle | | | 25 | 35 | % | | Free-air temperature | | 0 | | 55 | °C | <sup>&</sup>lt;sup>1</sup> Absolute maximum ratings. #### step-by-step programming procedure Programming the SN54186 or SN74186 is performed individually for each of the 512 bit locations and consists basically of applying a current pulse to each output terminal where a low logic level is to be changed to a high (off) level. The power supply and ground connections described below are designed to ensure that alteration of the memory content occurs during the programming procedure only. - Connect the memory as shown in Figure 1. To address a particular word in the memory, set the input switches to the binary equivalent of that word where a low logic level is as specified under "recommended conditions for programming" and a high logic level is either an open circuit or connection to an open-collector TTL gate with no pull-up resistor. - Apply a programming current pulse as specified to the pin associated with the first bit to be changed from a low-level to a high-level output. - Repeat Step 2 for each high-level output desired in the word addressed (program only one bit at a time). Any bit that is to remain at a low level should have its respective output open-circuited during the entire programming cycle for the addressed word. - 4. Set the next input address and repeat steps 2 and 3 at a programming duty cycle of 35% maximum. This procedure is repeated for each input address for which a specific output word pattern is desired. A low logic level can always be changed to a high logic level simply by repeating Steps 1 and 2. Once programmed to provide a high logic level, the output cannot be changed to supply a low logic level. NOTE: When verification indicates that a bit did not program the procedure should not be repeated. FIGURE 1-PROGRAMMING CONNECTIONS $<sup>^\</sup>ddagger\text{Clamp}$ to ensure output does not exceed -0.5~V with respect to GND 1 NOTES. 2. Voltage values are with respect to the GND 2 terminals. 3. The high level Toffi output of a Series 54:74 or 54\$/74\$ open collector gate with no pull-up resistor meets the requirements for a high level input condition. <sup>4.</sup> The low level input voltage must be within : 0.5 volts of the applied voltage at GND 1. <sup>5.</sup> Programming is guaranteed if the pulse is applied to the output for 10 ms. Typically, programming occurs in less than 1 ms. #### TYPES SN54188A, SN74188A, AND SERIES 54S/74S PROGRAMMABLE READ-ONLY MEMORIES #### recommended conditions for programming | | | ′188A | | | SNE | 45', SN | 74S' | רומט | |--------------------------------------------------------|-----------------|-------------|----------------------|--------------|------|-----------|------|------| | | | MIN NOM MAX | | | MIN | NOM | MAX | UNIT | | | Steady state | 4.75 | 5 | 5.75 | 4.75 | 5 | 5.75 | V | | Supply voltage, V <sub>CC</sub> (see Note 6) | Program pulse | 10 | 10.5 | 11† | 10 | 10.5 | 111 | 1 " | | | High level, VIH | 2.4 | | 5 | 2.4 | | 5 | V | | Input voltage | Low level, VIL | | | 0.5 | 0 | | 0.5 | 1 " | | Termination of all outputs except the one to be progra | ammed | | load cir<br>Figure 2 | | | load circ | | | | Voltage applied to output to be programmed, VO(pr) | (see Note 7) | | 0.25 | +0.3<br>-0.8 | 0 | 0.25 | 0.3 | ٧ | | Duration of VCC programming pulse Y (see Figure 3 a | nd Note 8) | 1 | | | 1 | | | ms | | Programming duty cycle | | | 25 | 35 | | 25 | 35 | % | | Free-air temperature | | 0 | | 55 | 0 | | 55 | °C | <sup>&</sup>lt;sup>†</sup> Absolute maximum ratings - maximum ratings. 6. Voltage values are with respect to the GND 2 terminals. 7. The '188A, 'S188, 'S288, 'S470, 'S471, 'S472, and 'S473 are supplied with all bit locations containing a low logic level, and programming a bit changes the output of the bit to high logic level. The 'S287 and 'S387 are supplied with all bit outputs at a high logic level, and programming a bit changes it to a low logic level. - 8. Programming is guaranteed if the pulse applied is 10 ms long. Typically, programming occurs in 1 ms. #### step-by-step programming procedure - 1. Apply steady-state supply voltage (VCC = 5 V) and address the word to be programmed. - 2. Verify that the bit location needs to be programmed. If not, proceed to the next bit. - 3. If the bit requires programming, disable the outputs by applying a high-logic-level voltage to the chip-select input(s). - 4. Only one bit location is programmed at a time. Connect each output not being programmed to 5 V through 3.9 k $\Omega$ and apply the voltage specified in the table to the output to be programmed. Maximum current out of the programming output supply during programming is 150 mA. - 5. Step V<sub>CC</sub> to 10.5 V nominal, Maximum supply current required during programming is 750 mA. - 6. Apply a low-logic-level voltage to the chip-select input(s). This should occur between 10 μs and 1 ms after VCC has reached its 10.5-V level. See programming sequence of Figure 3. - 7. After the X pulse time (1 ms) is reached, a high logic level is applied to the chip-select inputs to disable the - 8. Within 10 µs to 1 ms after the chip-select input(s) reach a high logic level, VCC should be stepped down to 5 V at which level verification can be accomplished. - 9. The chip-select input(s) may be taken to a low logic level (to permit program verification) 10 $\mu s$ or more after VCC reaches its steady-state value of 5 V. - 10. At a Y pulse duty cycle of 35% or less, repeat steps 1 through 8 for each output where it is desired to program a NOTES: A) VCC should be removed between program pulses to reduce dissipation and chip temperatures. See Figure 3. B) When verification indicates that a bit did not program the procedure should not be repeated. LOAD CIRCUIT FOR EACH OUTPUT NOT BEING PROGRAMMED OR FOR PROGRAM VERIFICATION FIGURE 2 FIGURE 3-VOLTAGE WAVEFORMS FOR PROGRAMMING #### TYPES SN54186, SN54188A, SN74186, SN74188A PROGRAMMABLE READ-ONLY MEMORIES #### recommended operating conditions | | | SN5418<br>N54188 | | 1 | SN7418<br>N74188 | | UNIT | | |--------------------|-----|------------------|-----|------|------------------|------|------|--| | | MIN | NOM | MAX | MIN | NOM | MAX | | | | cc/cc | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | e, V <sub>OH</sub> | | | 5.5 | | | 5.5 | V | | | ent, IOL | | | 12 | | | 12 | mA | | | ature, TA | -55 | | 125 | 0 | | 70 | °C | | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | _ | T | | | Γ | 186 | | Γ | ′188A | | | |-----|----------------------------------------|----------------------------------------------------|---------------------------------------------------|-------------------------|-----|------|------|-----|-------|------|------| | | PARAMETER | 1 | EST CONDITI | ONS <sup>†</sup> | MIN | TYP‡ | MAX | MIN | | MAX | UNIT | | VIН | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.8 | | | 0.8 | V | | Vik | Input clamp voltage | VCC = MIN, | I <sub>1</sub> = -12 mA | | | | -1.5 | | | -1.5 | V | | 'он | High-level output current | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V, | V <sub>OH</sub> = 2.4 V | | | 100 | | | | Ι. | | ЮН | ringin-level output current | V <sub>IL</sub> = 0.8 V | | V <sub>OH</sub> = 5.5 V | | | 200 | | | 100 | μА | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 12 mA | • | | | 0.4 | | | 0.45 | v | | 11 | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 5.5 V | | | | 1 | | | 1 | mA | | ΉΗ | High-level input current | VCC = MAX, | V <sub>1</sub> = 2.4 V | | | | 40 | | | 40 | μА | | IIL | Low-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | | | | -1 | | | -1 | mA | | ¹cc | Supply current | V <sub>CC</sub> = MAX, | See Note O | Both CS at 0 V | | 47 | 95 | | | | | | ٠ | ouppry current | VCC - WAX, | See Note 9 | Both CS at 4.5 V | | 80 | 120 | | | | mA | | ССН | Supply current, all outputs high | V <sub>CC</sub> = MAX | | See Note 10 | | | | | 50 | 80 | | | CCL | Supply current, all outputs low | T-CC MAX | | See Note 11 | | | | | 82 | 110 | mA | | Co | Off-state output capacitance | V <sub>CC</sub> = 5 V, | V <sub>O</sub> = 2 V, | f = 1 MHz | | 6.5 | | | 6.5 | | pF | <sup>&</sup>lt;sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $^{\ddagger}$ All typical values are at $V_{CC}$ = 5 V, $T_{A}$ = 25°C. #### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | TYPE | TEST CONDITIONS | t <sub>a(ad)</sub> (ns)<br>Access time from<br>address | | Access ti | CS) (ns)<br>ime from<br>enable time) | tpLH (ns) Propagation delay time, low-to-high-level output from chip select (disable time) | | |------|-----------------------------------------|--------------------------------------------------------|-----|-----------|--------------------------------------|-----------------------------------------------------------------------------------------------|-----| | | | TYP | MAX | TYP | MAX | TYP | MAX | | 186 | $C_L = 30 pF$ , $R_{L1} = 400 \Omega$ , | 50 | 75 | 55 | 75 | 40 | 75 | | 188A | R <sub>L2</sub> = 600 Ω, See Figure 4 | 30 | 50 | 34 | 50 | 23 | 50 | NOTES: 9. ICC of 188 A is measured with all outputs open and the address inputs at 4.5 V. Typical values are for 50% of the bits programmed. 10. ICCH of 188 A is measured with all inputs at 4.5 V, all outputs open. <sup>11.</sup> ICCL of '188A is measured with the chip-select input grounded, all other inputs at 4.5 V, and all outputs open. The typical value shown is for the worst-case condition of all eight outputs low at one time. This condition may not be possible after the device has been programmed. #### **SERIES 54S/74S** PROGRAMMABLE READ-ONLY MEMORIES WITH OPEN-COLLECTOR OUTPUTS #### recommended operating conditions | | | | ′S188 | | 'S387,<br>'S470, 'S473 | | | UNIT | |------------------------------------|------------|-----------------|-------|------|------------------------|-----|------------------|------| | | | MIN | MAX | MIN | NOM | MAX | 1 | | | D 1 1 1 1 | Series 54S | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | | | Supply voltage, V <sub>CC</sub> | Series 74S | Series 74S 4.75 | | 5.25 | 4.75 | 5 | 5.25 | V | | High-level output voltage, VOH | | | | 5.5 | | - | 5.5 | V | | Low-level output current, IOL | | | | 20 | | | 16 | mA | | One-size fore six townson to T | Series 54S | -55 | | 125 | -55 | | 125 <sup>+</sup> | °c | | Operating free-air temperature, TA | Series 74S | 0 | | 70 | 0 | | 70 | | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDI | TIONS | | MIN | TYP# | MAX | UNIT | |-----|----------------------------------------|--------------------------------------------------|---------------------|-------|-----|------|------|------| | VIH | High-level input voltage | | | | 2 | | | ٧ | | VIL | Low-level input voltage | | | | | | 0.8 | V | | VIK | Input clamp voltage | V <sub>CC</sub> = MIN, | 11 = -1 | 8 mA | | | -1.2 | V | | 1 | High found and a second | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V, | V <sub>OH</sub> = | 2.4 V | | | 50 | | | 10Н | High-level output current | | V <sub>OH</sub> = | 5.5 V | | | 100 | μА | | VOL | Low-level output voltage | , | V <sub>IH</sub> = 1 | | | | 0.5 | v | | 11 | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5. | 5 V | | | 1 | mA | | Чн | High-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2. | 7 V | | | 25 | μА | | IIL | Low-level input current | V <sub>CC</sub> = MAX, | V1 = 0. | 5 V | | | -250 | μА | | | | V <sub>CC</sub> = MAX, | | 'S188 | | 80 | 110 | | | | 0 | Chip select(s) at 0 V, | | 'S387 | | 100 | 135 | ] | | 1CC | Supply current | Outputs open, | | 'S470 | | 110 | 155 | mA | | | | See Note 12 | | 'S473 | | 120 | | | #### switching characteristics over recommended ranges of TA and VCC (unless otherwise noted) | TYPE | TEST CONDITIONS | ta(ad) (ns) Access time from address | | ta(CS)<br>Access tin<br>chip select (e | ne from | tр <sub>L</sub> н (ns) Propagation delay time, low-to-high-level output from chip select (disable tir | | | |----------|-------------------------|--------------------------------------|-----|----------------------------------------|---------|-------------------------------------------------------------------------------------------------------|-----|--| | | | TYP‡ | MAX | TYP‡ | MAX | TYP‡ | MAX | | | SN54S188 | | 25 | 50 | 12 | 30 | 12 | 30 | | | SN74S188 | | 25 | 40 | 12 | 25 | 12 | 25 | | | SN54S387 | C <sub>L</sub> = 30 pF, | 42 | 75 | 15 | 40∮ | 15 | 40∮ | | | SN74S387 | $R_{L1} = 300 \Omega$ , | 42 | 65 | 15 | 35 | 15 | 35 | | | SN54S470 | $R_{L2} = 600 \Omega$ , | 50 | 80 | 20 | 40 | 15 | 35 | | | SN74S470 | See Figure 4 | 50 | 70 | 20 | 35 | 15 | 30 | | | SN54S473 | | 55 | | 20 | | 15 | | | | SN74S473 | | 55 | | 20 | | 15 | | | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. All typical values are at $V_{\rm CC} = 5$ V, $V_{\rm A} = 25$ °C. An SN54S387 in the W package operating at free air temperatures above 108°C requires a heat sink that provides a thermal resistance from case to free air, RaCA, of not more than 42°C/W. <sup>†</sup>Tentative specifications. NOTE 12: The typical values of I<sub>CC</sub> shown are with all outputs low #### **SERIES 54S/74S** PROGRAMMABLE READ-ONLY MEMORIES WITH 3-STATE OUTPUTS #### recommended operating conditions | MIN | NOM | MAX | | | | | |------|------|--------------|--------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | | | IVIMA | MIN | NOM | MAX | 1 | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | | | | | -2 | | | -2 | mA | | | | -6.5 | | | -6.5 | mA | | | | 16 | | | 20 | mA | | -55 | | 125 | -55 | | 125 <sup>+</sup> | "c | | 0 | | 70 | 0 | | 70 | | | | 4.75 | 4.75 5<br>55 | 4.75 5 5.25<br>-2<br>-6.5<br>16<br>-55 125 | 4.75 5 5.25 4.75 -2 -6.5 16 -55 125 -55 | 4.75 5 5.25 4.75 5 -2 -6.5 16 -55 125 -55 | 4.75 5 5.25 4.75 5 5.25 -2 -2 -2 -6.5 -6.5 16 20 -55 125 -55 125* | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS† | | SN54S' | | | SN745' | | | | |-----------|---------------------------------------------------------|----------------------------------------------------|-------------------------------------------------|--------|--------------|------------|--------|-----------|------|------| | | | | | MIN | MIN TYPT MAX | | MIN | TYP\$ MAX | | UNIT | | VIH | High-level input voltage | | | 2 | | | 2 | | | ٧ | | VIL | Low-level input voltage | | | | | 0.8 | | | 0.8 | V | | VIK | Input clamp voltage | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | VОН | High-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = MAX | 2.4 | 3.4 | | 2.4 | 3.2 | | v | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = MAX | | | 0.5 | | | 0.5 | v | | lozh | Off-state output current,<br>high-level voltage applied | V <sub>CC</sub> = MAX,<br>V <sub>O</sub> = 2.4 V | V <sub>IH</sub> = 2 V, | | | 50 | | | 50 | μА | | lozL | Off-state output current,<br>low-level voltage applied | V <sub>CC</sub> = MAX,<br>V <sub>O</sub> = 0.5 V | V <sub>IH</sub> = 2 V, | | | -50 | | | -50 | μА | | Ч | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mA | | Ιн | High-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.7 V | | | 25 | | | 25 | μА | | TIL | Low-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.5 V | | | -250 | | | -250 | μА | | los | Short-circuit output current § | V <sub>CC</sub> = MAX | | -30 | | -100 | -30 | | ~100 | mA | | | Supply current | V <sub>CC</sub> = MAX,<br>Chip select(s) at 0 V, | 'S287<br>'S288 | | 100<br>80 | 135<br>110 | | 100<br>80 | 135 | | | lcc | | Outputs open | 'S471 | | 110 | 155 | | 110 | 155 | mA | | | | See Note 12 | 'S472 | | 120 | | | 120 | | | #### switching characteristics over recommended ranges of TA and VCC (unless otherwise noted) | TYPE | TEST CONDITIONS | ta(ad) (ns) Access time from address | | t <sub>a</sub> (CS) (ns) Access time from chip select (enable time) | | tpXZ (ns) Disable time from high or low level | | | |----------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----|----------------------------------------------------------------------|-----|-----------------------------------------------|-----|--| | | | TYP‡ | MAX | TYP; | MAX | TYP‡ | MAX | | | SN54S287 | $C_L$ = 30 pF for $t_{a(ad)}$ and $t_{a(\overline{CS})}$ .<br>5 pF for $t_{pXZ}$ ; $R_L$ = 300 $\Omega$ ; See Figure 5 | 42 | 75∮ | 15 | 40∮ | 12 | | | | SN74S287 | | 42 | 65 | 15 | 35 | 12 | | | | SN54S288 | | 25 | 50 | 12 | 30 | 8 | 30 | | | SN74S288 | | 25 | 40 | 12 | 25 | 8 | 20 | | | SN54S471 | | 50 | 80 | 20 | 40 | 15 | 35 | | | SN74S471 | | 50 | 70 | 20 | 35 | 15 | 30 | | | SN54S472 | | 55 | | 20 | | 15 | | | | SN74S472 | | 55 | | 20 | | 15 | | | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $^{\dagger}$ All typical values are at $^{\dagger}$ C<sub>C</sub> $\subset$ 5 V, $^{\dagger}$ , $^{\dagger}$ a $\simeq$ 5 °C. SNot more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. An SN54S287 in the W package operating at free air temperatures above $108^{\circ}$ C requires a heat sink that provides a thermal resistance from case-to-free-air, $R_{BCL}$ , of not more than $42^{\circ}$ C/W. NOTE 12: The typical values of $1_{CC}$ shown are with all outputs low. ## SERIES 54/74, 54S/74S PROGRAMMABLE READ-ONLY MEMORIES #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT **VOLTAGE WAVEFORMS** NOTES: A. The input pulse generator has the following characteristics: $Z_{OUt} \approx 50~\Omega$ and PRR $\leq$ 1 MHz. For Series 54/74, $t_r \leq$ 7 ns, $t_f \leq$ 7 ns, For Series 54S/74S, $t_r \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - B. C<sub>1</sub> includes probe and jig capacitance. - C. The pulse generator is connected to the input under test. The other inputs, memory content permitting, are connected so that the input will switch the output under test. #### FIGURE 4-SWITCHING TIMES OF '186, '188A, 'S188, 'S470, 'S387, AND 'S473 - NOTES: A. When measuring access times from address inputs, the chip-select input(s) is(are) low. - B. When measuring access and disable times from chip-select input(s), the address inputs are steady-state. - C. Waveform 1 is for the output with internal conditions such that the output is low except when disabled, Waveform 2 is for the - output with internal conditions such that the output is high except when disabled. - D. Input waveforms are supplied by pulse generators having the following characteristics: $t_r \leqslant 2.5$ ns, $t_f \leqslant 2.5$ ns, PRR $\leqslant$ 1 MHz and $Z_{out} \approx 50~\Omega$ . FIGURE 5-SWITCHING TIMES OF 'S287, 'S288, 'S471, AND 'S472 # TTL MEMORIES # SERIES 54/74, 54S/74S READ-ONLY MEMORIES BULLETIN NO. DL S 7512259, MAY 1975 - Mask-Programmed Memories That Can Replace PROMs - Full On-Chip Decoding and Fast Chip Select(s) Simplify System Decoding - All Schottky-Clamped ROMs Offer - -Choice of 3-State or Open-Collector Outputs - -P-N-P Inputs for Reduced Loading on System Buffers/Drivers - Applications Include: - -Microprogramming Firmware/Firmware Loaders - -Code Converters/Character Generators - -Translators/Emulators - -Address Mapping/Look-Up Tables | | | | · | | | |----------------|-----------------|----------------|----------------|--------------|----------| | TYPE NUMBER | R (PACKAGES) | TYPE OF | BIT SIZE | TYPICAL ACCE | SS TIMES | | -55°C to 125°C | 0°C to 70°C | OUTPUT(S) | (ORGANIZATION) | CHIP-SELECT | ADDRESS | | SN5488A(J, W) | SN7488A(J, N) | Open-Collector | 256 Bits | 22 ns | 26 ns | | 3145466A(J, W) | 3N/488A(J, N) | Open-Collector | (32 W × 8 B) | 22 ns | 26 ns | | SN54187(J. W) | SN74187(J. N) | Open-Collector | 1024 Bits | 20 ns | 40 ns | | 514541871J, WI | 514/418/(3, 14) | Open-Collector | (256 W × 4 B) | 20 ns | 40 ns | | SN54S270(J) | SN74S270(J, N) | Open-Collector | 2048 Bits | 15 ns | 45 ns | | SN54S370(J) | SN74S370(J, N) | 3-State | (512 W x 4 B) | 15118 | 45 115 | | SN54S271(J) | SN74S271(J, N) | Open-Collector | 2048 Bits | 15 | 45 ns | | SN54S371(J) | SN74S371(J, N) | 3-State | (256 W x 8 B) | 15 ns | 45 118 | #### 256 BITS (32 WORDS BY 8 BITS) DO 1 10 16 Vcc 15 cs DO 2 20 DO 3 3( 14 ADE 13 AD D DO 4 40 D12 ADC DO 5 5( 511 AD B DO 6 60 510 AD A DO 7 75 >9 DO 8 GND 8C 1024 BITS (256 WORDS BY 4 BITS) '187 #### description These monolithic TTL custom-programmed read-only memories (ROMs) are particularly attractive for applications requiring medium to large quantities of the same bit pattern. Plug-in replacements can be obtained for most of the popular TTL PROMs. The high-complexity 2048-bit ROMs can be used to significantly improve system bit density for fixed memory as all are offered in compact 16- or 20-pin dual-in-line packages having pin-row spacings of 0.300-inch. The Schottky-clamped versions offer considerable flexibility for upgrading existing designs or improving new designs as they feature improved performance; plus, they offer low-current MOS-compatible p-n-p inputs, choice of bus-driving three-state or open-collector outputs, and improved chip-select access times. Data from a sequenced deck of data cards punched according to the specified format are permanently programmed by the factory into the monolithic structure for all bit locations. Upon receipt of the order, Texas Instruments will assign a special identifying number for each pattern programmed according to the order. The completed devices will be marked with the appropriate TI special device number. It is important that the customer specify not only the output levels desired at all bit locations, but also the other information requested under ordering instructions. The three-state outputs offer the convenience of an open-collector output with the speed of a totem pole output: they can be bus-connected to other similar outputs yet they retain the fast rise time characteristic of the TTL totem-pole output. The open-collector outputs offer the capability of direct interface with a data line having a passive pull-up. Word-addressing is accomplished in straight positive-logic binary and the memory may be read when all $\overline{CS}$ inputs are low. A high at any $\overline{CS}$ input causes the outputs to be off. #### 2048 BITS (512 WORDS BY 4 BITS) '\$270, '\$370 #### 2048 BITS (256 WORDS BY 8 BITS) 'S271, 'S371 Pin assignments for all of these memories are the same for all packages. Word selection is accomplished in a conventional positive-logic binary code with the A address input being the least-significant bit progressing alphabetically through the address inputs to the most-significant bit. #### schematics of inputs and outputs R8A, '187 EQUIVALENT OF EACH INPUT VCC 1NPUT S270, 'S271, 'S370, 'S371 EQUIVALENT OF EACH INPUT VCC #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | | | | | | | | | | 7 V | |---------------------------------------|----------|------|---------|----------|--------|---|--|--|--|----------|-------| | Input voltage | | | | | | | | | | | 5.5 V | | Off-state output voltage | | | | | | | | | | | 5.5 V | | Operating free-air temperature range: | SN54', S | N54S | Circuit | s (see N | Note 2 | ) | | | | -55°C to | 125°C | | | SN74', S | N74S | Circuit | s | | | | | | 0°C to | 70°C | | Storage temperature range | | | | | | | | | | −65°C to | 150°C | NOTES: 1. Voltage values are with respect to network ground terminal. An SN54187 in the Wipackage operating at free-air temperatures above 111°C requires a heat sink that provides a thermal resistance from case-to-free-air, R<sub>BCA</sub>, of not more than 46°C/W. # SERIES 54/74 READ-ONLY MEMORIES #### recommended operating conditions | SN5488A | | SN7488A | | SN54187 | | | SN74187 | | | UNIT | | | |---------|-----|---------|------------------------|-----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | | 5.5 | | | 5.5 | | | 5.5 | | | 5.5 | V | | | | 12 | | | 12 | | | 16 | | | 16 | mA | | -55 | | 125 | 0 | | 70 | 55 | | 125 | 0 | | 70 | °c | | | 4.5 | 4.5 5 | 4.5 5 5.5<br>5.5<br>12 | 4.5 5 5.5 4.75<br>5.5<br>12 | 4.5 5 5.5 4.75 5<br>5.5 12 | 4.5 5 5.5 4.75 5 5.25 5.5 5.5 5.5 12 12 | 4.5 5 5.5 4.75 5 5.25 4.5 5.5 5.5 5.5 12 12 12 | 4.5 5 5.5 4.75 5 5.25 4.5 5 5.5 5.5 5.5 12 12 12 | 4.5 5 5.5 4.75 5 5.25 4.5 5 5.5 5.5 5.5 5.5 5.5 5.5 12 12 16 | 4.5 5 5.5 4.75 5 5.25 4.5 5 5.5 4.75 5.5 5.5 5.5 5.5 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 | 4.5 5 5.5 4.75 5 5.25 4.5 5 5.5 4.75 5 5.5 5.5 5.5 5.5 12 16 | 4.5 5 5.5 4.75 5 5.25 4.5 5 5.5 4.75 5 5.25 5.5 5.5 5.5 5.5 5.5 5.5 12 12 16 16 16 | NOTE 2: An SN54187 in the W package operating at free-air temperatures above 111°C requires a heat sink that provides a thermal resistance from case-to-free-air, $R_{\theta CA}$ , of not more than 46°C/W. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS† | | | | ′187 | | | UNIT | |-----------------|----------------------------------------|---------------------------------------------------|-------------------------|-----|------|------|------|------|------|------| | | | | | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | | | VIH | High-level input voltage | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | 0.8 | | | 8.0 | V | | VIK | Input clarnp voltage | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -12 mA | | | -1.5 | | | -1.5 | V | | ЮН | High-level output current | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V, | | | 40 | | | 40 | μА | | -011 | | V <sub>IL</sub> = 0.8 V, | V <sub>OH</sub> = 5.5 V | Ĺ | | | Ĺ | | | | | | | V <sub>CC</sub> = MIN, | I <sub>OL</sub> = 12 mA | | 0.2 | 0.4 | | | 0.4 | | | VOL | Low-level output voltage | V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = 0.8 V | I <sub>OL</sub> = 16 mA | | | | | | 0.45 | V | | 1 | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 5.5 V | | | 1 | | | 1 | mA | | 1 <sub>1H</sub> | High-level input current | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.4 V | | | 25 | | | 40 | μА | | 11L | Low-level input current | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 0.4 V | | | -1 | | | -1 | mA | | 1 <sub>CC</sub> | Supply current | V <sub>CC</sub> = MAX, | See Note 3 | | 64 | 80 | | 92 | 130 | mΑ | | co | Off-state output capacitance | V <sub>CC</sub> = 5 V,<br>f = 1 MHz | V <sub>O</sub> ≈ 5 V, | | 6.5 | | | 6.5 | | pF | <sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ‡All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. ### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | PARAMETER | | TEST CONDITIONS | 7 | 38A | ,. | 187 | UNIT | |-----------|--------------------------------------------|------------------------------------|-----|-----|-----|-----|------| | | | | TYP | MAX | TYP | MAX | 1 | | ta(ad) | Access time from address | C <sub>L</sub> = 30 pF, | 26 | 45 | 40 | 60 | ns | | ta(CS) | Access time from chip select (enable time) | $R_{L1} \approx 400 \Omega ('88A)$ | 22 | 35 | 20 | 30 | ns | | | Propagation delay time, | 300 Ω ('187) | | | | | | | tPLH | low-to-high-level output | $R_{L2} = 600 \Omega$ , | 22 | 35 | 20 | 30 | ns | | | from chip select (disable time) | See Figure 1 | | | | | | NOTE 3: With outputs open and $\overline{CS}$ input(s) grounded, I<sub>CC</sub> is measured first by selecting a word that contains the maximum number of programmed high level outputs, then by selecting a word that contains the maximum number of programmed low level outputs. #### recommended operating conditions | | 1 - | SN54S270<br>SN54S271 | | SN74S270<br>SN74S271 | | SN54S370<br>SN54S371 | | | SN74S370<br>SN74S371 | | | UNIT | | |------------------------------------|-----|----------------------|-----|----------------------|-----|----------------------|-----|-----|----------------------|------|-----|------|----| | | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX | | | Supply voltage, V <sub>CC</sub> | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output voltage, VOH | | | 5.5 | | | 5.5 | | | | | | | V | | High-level output current, IOH | | | | | | | | | 2 | | | -6.5 | mA | | Low-level output current, IOL | | | 16 | 1 | | 16 | | | 16 | | | 16 | mA | | Operating free-air temperature, TA | 55 | | 125 | 0 | | 70 | -55 | | 125 | 0 | | 70 | °C | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CO | NDITIONS <sup>†</sup> | 's | 270, 'S2' | 71 | , | \$370, '\$3 | 371 | UNIT | |------------------|---------------------------------------------------------|----------------------------------------------------|-------------------------|-----|-----------|-------|-----|-------------|-------|------| | | | | | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | | | VIH | High-level input voltage | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | 0.8 | | | 0.8 | ٧ | | VIK | Input clamp voltage | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | ٧ | | Vон | High-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | | | | | 2.4 | | | v | | Іон | High-level output current | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V, | V <sub>OH</sub> = 2.4 V | | | 50 | | | | μА | | 011 | <b>3</b> | V <sub>IL</sub> = 0.8 V | V <sub>OH</sub> = 5.5 V | | | 100 | | | | μА | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | | | | 0.5 | | | 0.5 | v | | lozh | Off-state output current,<br>high-level voltage applied | V <sub>CC</sub> = MAX,<br>V <sub>O</sub> = 2.4 V | | | | | | | 50 | μА | | lozL | Off-state output current low-level voltage applied | V <sub>CC</sub> = MAX,<br>V <sub>O</sub> = 0.5 V | V <sub>1H</sub> = 2 V, | | | | | | -50 | μА | | 11 | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mA | | ПН | High-level input current | VCC = MAX, | V <sub>1</sub> = 2.7 V | | | 25 | | | 25 | μА | | 1 <sub>1</sub> L | Low-level input current | VCC = MAX, | V <sub>I</sub> = 0.5 V | | | -0.25 | | | -0.25 | mA | | los | Short-circuit output current § | VCC = MAX | | | | | -30 | | -100 | mA | | <sup>1</sup> CC | Supply current | V <sub>CC</sub> = MAX, | See Note 4 | | 105 | 155 | | 105 | 155 | mA | | co | Off-state output capacitance | V <sub>CC</sub> = 5 V,<br>f = 1 MHz | V <sub>O</sub> = 5 V, | | 6.5 | | | 6.5 | | pF | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions: $^{\ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25° C. ### switching characteristics over recommended ranges of TA and VCC (unless otherwise noted) | | PARAMETER | TEST | SN5<br>SN5 | 4270<br>4271 | SN74270<br>SN74271 | | SN54370<br>SN54370 | | SN74370<br>SN74370 | | UNIT | |--------|--------------------------------------------|------------------------------------------|------------|--------------|--------------------|-----|--------------------|-----|--------------------|-----|------| | | | CONDITIONS | TYP‡ | MAX | TYP‡ | MAX | TYP‡ | MAX | TYP‡ | MAX | | | ta(ad) | Access time from address | | 45 | 95 | 45 | 70 | | | | | ns | | ta(ČS) | Access time from chip select (enable time) | P. a = 600 O | 15 | 45 | 15 | 30 | | | | | ns | | | Propagation delay time, | R <sub>L2</sub> = 600 Ω,<br>See Figure 1 | | | | | | | | | | | tPLH | low-to-high-level output | | 15 | 40 | 15 | 25 | 1 | | 1 | | ns | | | from chip select (disable time) | | | | | | | | | | ] ] | | ta(ad) | Access time from address | C <sub>L</sub> = 30 pF, | | | | | 45 | 95 | 45 | 70 | ns | | ta(CS) | Access time from chip select (enable time) | See Figure 2 | | | | | 15 | 45 | 15 | 30 | ns | | tPXZ | Disable time from high or low level | CL = 5 pF,<br>See Figure 2 | | | | | 10 | 40 | 10 | 25 | ns | $<sup>^{\</sup>ddagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_{A} = 25 ^{\circ}\text{C}$ . Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. NOTE 4: With outputs open and CS input(s) grounded, I<sub>CC</sub> is measured first by selecting a word that contains the maximum number of programmed high-level outputs, then by selecting a word that contains the maximum number of programmed low-level outputs. #### PARAMETER MEASUREMENT INFORMATION LOAD CIRCUIT VOLTAGE WAVEFORMS - NOTES: A. The input pulse generator has the following characteristics: PRR $\leqslant$ 1 MHz, $Z_{Out} \approx 50~\Omega$ . For Series 54/74, $t_r \leqslant$ 7 ns, $t_f \leqslant$ 7 ns, $t_f \leqslant$ 7 ns, $t_f \leqslant$ 2.5 ns. - B. C<sub>1</sub> includes probe and jig capacitance - C. The pulse generator is connected to the input under test. The other inputs, memory content permitting, are connected so that the input will switch the output under test. #### FIGURE 1-SWITCHING TIMES OF '88A, '187, 'S270, AND 'S271 (OPEN-COLLECTOR OUTPUTS) - NOTES: A. When measuring access times from address inputs, the chip select input(s) is(are) low, - B. When measuring access and disable times from chip select input(s) the address inputs are steady-state, - C. Waveform 1 is for the output with internal conditions such that the output is low except when disabled. Waveform 2 is for the output with internal conditions such that the output is high except when disabled. - D. Input waveforms are supplied by pulse generators having the following characteristics: $t_r \leqslant 2.5$ ns, $t_f \leqslant 2.5$ ns, PRR $\leqslant 1$ MHz, and $Z_{out} \approx 50~\Omega$ . FIGURE 2-SWITCHING TIMES OF 'S370 AND 'S371 (3-STATE OUTPUTS) #### ORDERING INSTRUCTIONS Programming instructions for these read-only memories are solicited in the form of a sequenced deck of standard 80-column data cards providing the information requested under "data card format." accompanied by a properly sequenced listing of these cards, and the supplementary ordering data. Upon receipt of these items, a computer run will be made from the deck of cards which will produce a complete function table for the requested part. This function table, showing output conditions for each of the words, will be forwarded to the purchaser as verification of the input data as interpreted by the computerautomated design (CAD) program. This single run also generates mask and test program data; therefore, verification of the function table should be completed promptly. Each card in the data deck prepared by the purchaser identifies the words specified and describes the levels at the outputs for each of those words. All addresses must have all outputs defined and columns designates as "blank" must not be punched. Cards should be punched according to the data card format shown. #### SUPPLEMENTARY ORDERING DATA Submit the following information with the data eards: - a) Customer's name and address - b) Customer's purchase order number - c) Customer's drawing number. The following information will be furnished to the customer by Texas Instruments: - a) TI part number - b) TI sales order number - c) Date received. #### '88A DATA CARD FORMAT (32 CARDS) #### Column - 1.2 Punch a right-justified integer representing the positive-logic binary input address (00-31) for the word described on the card. - 3-4 Blank - 5 Punch "H" or "L" for output Y8. H = high-voltage-level output, L = low-voltage-level output - 6-9 Blank - 10 Punch "H" or "L" for output DO 7. - 11-14 Blank - 15 Punch "H" or "L" for output DO 6. - 16-19 Blank - 20 Punch "H" or "L" for output DO 5. - 21-24 Rlank - 25 Punch "H" or "L" for output DO 4. - 26-29 Blank - 30 Punch "H" or "L" for output DO 3. - 31-34 Blank - 35 Punch "H" or "L" for output DO 2. - 36-39 Blank - 40 Punch "H" or "L" for output DO 1. - 41-49 Blank - 50-51 Punch a right-justified integer representing the current calendar day of the month. - 52 Blank - 53-55 Punch an alphabetic abbreviation representing the current month. - 56 Blank - 57-58 Punch the last two digits of the current year. - 59 Blank - 60-61 Punch "SN" - 62-66 Punch a left-justified integer representing the Texas Instruments part number. This is supplied by the factory through a TI sales representative. - 67-68 Blank - 69-80 Preferably these columns should be punched to reflect the customer's part or specification-control number. This information is not essential. #### '187 DATA CARD FORMAT (32 CARDS) #### Column - 1- 3 Punch a right-justified integer representing the binary input address (000-248) for the first set of outputs described on the card. - 4 Punch a "-" (Minus sign) - 5- 7 Punch a right-justified integer representing the binary input address (007-255) for the last set of outputs described on the card. - 8-9 Blank #### ORDERING INSTRUCTIONS - 10-13 Punch "H", "L", or "X" for bits four, three, two, and one (outputs DO 4, DO 3, DO 2 and DO 1 in that order) for the first set of outputs specified on the card. H = high-voltage-level output, L = low-voltage-level output, X = output level irrelevant. - 14 Blank - 15-18 Punch "H", "L", or "X" for the second set of outputs. - 19 Blank - 20-23 Punch "H", "L", or "X" for the third set of outputs. - 24 Blank - 25-28 Punch "H" "L", or "X" for the fourth set of outputs. - 29 Blank - 30-33 Punch "H", "L", or "X" for the fifth set of outputs. - 34 Blank - 35-38 Punch "H", "L", or "X" for the sixth set of outputs. - 39 Blank - 40-43 Punch "H", "L", or "X" for the seventh set of outputs. - 44 Blank - 45-48 Punch "H", "L", or "X" for the eighth set of outputs - 49 Blank - 50-51 Punch a right-justified integer representing the current calendar day of the month. - 52 Blank - 53-55 Punch an alphabetic abbreviation representing the current month. - 56 Blank - 57-58 Punch the last two digits of the current year. - 59 Blank - 60-61 Punch "SN" - 62-66 Punch a left-justified integer representing the Texas Instruments part number. This is supplied by the factory through a TI sales representative. - 67-68 Blank 69-80 Preferably these columns should be punched to reflect the customer's part or specification-control number. This information is not essential. #### 'S270, 'S370 DATA CARD FORMAT (64 CARDS) #### Column - 1-3 Punch a right-justified integer representing the binary input address (000-504) for the first set of outputs described on the card. - 4 Punch a "-" (Minus sign) - 5-7 Punch a right-justified integer representing the binary input address (007-511) for the last set of outputs described on the card. - 8-80 Same as the '187 data card format. #### 'S271, 'S371 DATA CARD FORMAT (64 CARDS) #### Column - 1- 3 Punch a right-justified integer representing the binary input address (000-252) for the first set of outputs described on the card. - 4 Punch a "-" (Minus sign) - 5- 7 Punch a right-justified integer representing the binary input address (003-255) for the last set of outputs described on the card. - 8-9 Blank - 10-17 Punch "H", "L", or "X" for bits eight, seven, six, five, four, three, two, and one (outputs DO 8, DO 7, DO 6, DO 5, DO 4, DO 3, DO 2, and DO 1 in that order) for the first set of outputs specified on the card. H = high-voltage-level output, L = low-voltage-level output, X = output level irrelevant - 18 Blank - 19-26 Punch "H", "L", or "X" for the second set of outputs. - 27 Blank - 28-35 Punch "H", "L", or "X" for the third set of outputs. - 36 Blank - 37-44 Punch "H", "L", or "X" for the fourth set of outputs. - 45-49 Blank - 50-80 Same as the '187 data card format. # SN74S262N ROW OUTPUT CHARACTER GENERATOR #### features - Static operation - 5760 bit capacity - 128 characters of 45 bits (5x9) - 7 input character decoder - 4 input row decoder - Character format chosen to allow rounding on all characters - High speed 280ns character access time - Lower power − 250mW - Single + 5V supply - · 2 enable inputs for system expansion - 20 pin DIL N-pack - Compatible with most TTL and DTL logic circuits #### description The SN74S262N Character Generator ROM is a fast, low power, dedicated IC developed by Texas Instruments Limited as part of the TIFAX Teletext decoder module, XM-11. The memory data is permanently stored by programming a single mask during manufacture, hence, other patterns can be provided. The outputs are open collector, totempole or tri-state mask programmeable. The ROM is also mask programmable to inhibit outputs for invalid row addresses. The SN74S262N specifically meets the needs of scanned video display systems. It can also be used in other ROM usages where it capacity, speed and low power features are of advantage. #### functional diagram #### operation The SN74S262N series features static operation. No clocks are required. The output data will remain valid as long as the the input address (including chip enable) remains unchanged. Access time is defined as the time required for all outputs to reach the minimum level, or maximum 0 level, with the correct data. This time is measured from the point at which all address inputs and chip enable inputs are valid. # SN74S262N ROW OUTPUT CHARACTER GENERATOR #### character scanning The output character appears as a 9-word sequence on each of the 5 output lines. The sequence is controlled by the 4 row-select lines. The five outputs represent a row in a 5 x 9 character matrix. The row address can remain fixed while the character address changes (scanned display), or the character address may remain fixed while the row address changes (x - y or character scan). #### **ROW SELECT TRUTH TABLE** | | ROW S | ELECT | | SELECTS | |----|----------------|-----------|----|--------------| | Rd | R <sub>c</sub> | Rb | Ra | ROW | | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 1 | 2 | | 0 | 0 | 1 | 0 | 3 | | 0 | 0 | 1 | 1 | 4 | | 0 | 1 | 0 | 0 | 5 | | 0 | 1 | 0 | 1 | 6 | | 0 | 1 | 1 | 0 | 7 | | 0 | 1 | 1 | 1 | 8 | | 1 | 0 | 0 | 0 | 9 | | 1 | 0 | 0 | 1 | Data Outputs | | | t | Forced to | | | | 1 | 1 | 1 | 1 | Logical 'O' | #### character rounding In scanned display systems using line interlacing, economy of design requires a repetition of the displayed ROM pattern on alternate lines. This results in coursely stepped diagonals which appear fainter than verticals or horizontals. A system which looks at the preceding or succeeding character row and interpolates intermediate extensions to the display, by reducing the coarseness of diagonals, makes the display visually more acceptable. Methods requiring the reading of a character row and its preceding or succeeding row in one character display period, greatly reduce circuit complexity and component cost. Teletext reception requires a 40 character display on a 625 line/50Hz system. This requires the ROM row access time to be better than about 400ns. The exact requirement is related to the speed and complexity of the associated logic. Even with 80 characters/row, 625/525 line, 50/60Hz scanned VDU display systems, SN74S262N ROM is usable, especially since an improvement of its row access time specification is planned. #### output buffers The Teletext ROM, SN74S262N, has tri-state outputs. # 4 # SN74S262N ROW OUTPUT CHARACTER GENERATOR SN74S262N ROM CHARACTER FORMAT # SN74S262N ROW OUTPUT CHARACTER GENERATOR #### chip enable Both chip enable inputs need to be at logic 0 to enable the SN74S262N. The facility of two chip enables provides for the selection of one out of four ROMs. The mask programmable option of open collector or tri-state outputs makes it possible to wire OR the outputs of several ROMs. #### logic definition Positive logic is assumed on the inputs. An output blank is defined as a logic 0. An output dot is defined as a logic 1 output level. #### absolute maximum ratings over operating free-air temperature | Supply Voltage (V <sub>CC</sub> ) | 7V | |-----------------------------------|----------------| | Input Voltage | 5.5V | | Operating free air temperature | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | # SN74S262N ROW OUTPUT CHARACTER GENERATOR ### recommended operating conditions | | MIN | NOM | MAX | UNIT | |-------------------------------------|------|-----|------|------| | Supply Voltage (V <sub>CC</sub> ) | 4.75 | 5.0 | 5.25 | ٧ | | High Level Output Current I (OH) | | | -1 | , mA | | Low Level 'Output' Current I(OL) | | | 4 | mA | | Operating Free Air Temperature (TA) | 0 | | 70 | °c | #### electrical characteristics over recommended free air temperature range | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|--------------------------------------------------|-------------------------------------------------|-----|-----|------|-------| | VIH High level input voltage | | | 2 | | | V | | VIL Low level input voltage | | | | | 0.8 | V | | VOH High level output voltage | V <sub>IH</sub> = 2V<br>I <sub>OH</sub> = ·0.2mA | V <sub>CC</sub> = MIN<br>V <sub>IL</sub> = 0.8V | 2.7 | 3.4 | | V | | VOL Low level output voltage | V <sub>IH</sub> = 2V<br>I <sub>OL</sub> = 4mA | V <sub>CC</sub> = MIN<br>VIL = 0.8V | | | 0.5 | ٧ | | I <sub>IH</sub> High level input current | V <sub>CC</sub> = MAX | V <sub>I</sub> = 2.7V | | | 20 | μΑ | | IIL Low level input current | V <sub>CC</sub> = MAX | V <sub>I</sub> = 0.4V | | | -360 | μА | | Output leakage | V <sub>O</sub> = 2.7V | V <sub>IL</sub> = 0.8V<br>V <sub>IH</sub> = 2V | | 20 | | μΑ | | ICC Supply current | V <sub>CC</sub> = 5.0V | | | 50 | | mA | | Access time | Worst path | | | 200 | 280 | ns | ### TTL MEMORIES MECHANICAL DATA #### general The availability of a particular TTL memory in a particular package is denoted by an alphabetical reference in a table on the data sheet for that type of memory, or above the pin-connection diagram. These letters refer to mechanical outline drawings shown in this section. Orders for these memories should include the package outline letter at the end of the circuit type number; e.g., SN54S287W, SN74S470J #### W ceramic flat packages These hermetically sealed flat packages consist of an electrically nonconductive ceramic base and cap, and a 16- or 24-lead frame. Hermetic sealing is accomplished with glass. Tin-plated ("bright-dipped") leads (-00) require no additional cleaning or processing when used in soldered assembly. #### J ceramic dual-in-line packages 5 These hermetically sealed dual-in-line packages consist of a ceramic base, ceramic cap, and a 16-, 20-, or 24-lead frame. The packages are intended for insertion in mounting-hole rows on 0.300-inch or 0.600-inch centers. Once the leads are compressed and inserted, sufficient tension is provided to secure the package in the board during soldering. Tin-plated ("bright-dipped") leads (-00) require no additional cleaning or processing when used in soldered assembly. #### TTL MEMORIES MECHANICAL DATA #### N plastic dual-in-line packages These dual-in-line packages consist of a circuit mounted on a 16-, 20-, or 24-lead frame and encapsulated within an electrically nonconductive plastic compound. The compound will withstand soldering temperature with no deformation and circuit performance characteristics remain stable when operated in high-humidity conditions. These packages are intended for insertion in mounting-hole rows on 0.300-inch or 0.600-inch centers. Once the leads are compressed and inserted, sufficient tension is provided to secure the package in the board during soldering. Leads require no additional cleaning or processing when used in soldered assembly. # **ECL Memories** # SERIES SN10000 MEMORIES BULLETIN NO. DL-S 7512255, MAY 1975 - Full On-Chip Address Decoding and Output-Sense Amplification - Constant Current Drain Over a Wide Supply Voltage Range - Logic Levels Compatible with Series SN10000 Logic Levels - Compatible for Wired-OR Word Expansion | | P. | AGE | |---------------|-------------------------------------------------------|-----| | SN10139 | 32 X 8 Bit Programmable Read-Only Memory | 01 | | SN10140 | 64 X 1 Bit Random-Access Memory (Drives 90-Ohm Loads) | 06 | | SN10142 | 64 X 1 Bit Random-Access Memory | 06 | | SN10144 | 256 X 1 Bit Random-Access Memory | .09 | | SN10145 | 16 X 4 Bit Random-Access Memory | 12 | | SN10147 | 128 X 1 Bit Random-Access Memory | 15 | | SN10148 | 64 X 1 Bit Random-Access Memory | 06 | | | acteristics | | | Mechanical Da | lata and Ordering Instructions | 20 | ### absolute maximum ratings over operating ambient temperature range<sup>†</sup> (unless otherwise noted) | Supply voltage VFF (see Note 1) | | |-----------------------------------------------------|-------------| | Input voltage range | | | Output current | | | Operating ambient temperature range | O°C to 85°C | | Storage temperature range | | | Lead temperature 1/16 inch from case for 10 seconds | | NOTE 1: Unless otherwise noted all voltage values are with respect to the V<sub>CC</sub> terminals and all V<sub>CC</sub> terminals must be connected in parallel. The ambient temperature conditions assume air moving perpendicular to the longitudinal axis and parallel to the seating plane of the device at a velocity of 500 feet per minute with the device under test soldered to a 4 x 6 x 0 062 inch belse sided 2 oz copper clad circuit board. **APRIL 1975** - 32-Word-by-Eight-Bit Organization - Full On-Chip Address Decoding and Output-Sensing Amplification - Capability for Wired-OR Connections - · Easy Programming #### description The SN10139 is a field-programmable, 256-bit read-only memory organized as 32 words of eight bits each. Full address decoding and output sense amplification are included on the chip. Each of the 32 words is addressed by the binary address inputs A0 through A4. The outputs Y1 through Y8 can be connected to other emitter-follower outputs to achieve wired-OR word expansion. An enable input, E, is provided for ease in expansion. The device is enabled when the enable input is low. When the enable input is high, all outputs are forced low. Data can be electronically programmed, as desired, at any of the 256 bit locations in accordance with the programming procedure specified. Prior to programming, the memory contains a low-logic-level output condition at all bit locations. The programming procedure open-circuits metal links, which results in a high-logic-level output at the selected locations. The procedure is irreversible; once altered, the output for that bit is permanently programmed to provide a high logic level. Outputs never having been altered may later be programmed to supply a high-level output. Operation of the device within the recommended operating conditions will not alter the memory content. #### J OR JE DUAL-IN-LINE PACKAGE (TOP VIEW) #### functional block diagram #### recommended operating conditions | | В | NOM | Α | UNIT | |-----------------------------------------------|-------|-------|-------|------| | | (SE | 01411 | | | | Supply voltage, VEE | -5.72 | -5.2 | -4.68 | V | | Operating ambient temperature, T <sub>A</sub> | 0 | | 85 | С | #### electrical characteristics at specified ambient temperature<sup>†</sup> | | PARAMETER | TEST CONDITIONS | | В | TYP A | UNI | |-------------------|---------------------------|-----------------------------|---------------------|-------------|--------|----------| | | PARAMETER | (SEE NOTES 1 AND 2) | (SEE NOTES 1 AND 2) | | | 0.4.1 | | | | | 0 C | 1020 | -840 | | | ∕ıн | High-level input voltage | | 25 C | -980 | -810 | m∨ | | | | | 85 C | ~910 | 700 | | | | | | 0.0 | -1145 | | 1 | | V <sub>IH</sub> ′ | High-level input voltage | } | 25 C | -1105 | | m\ | | | | | 85°C | -1035 | | | | | | | 0 C | VEE | -1645 | | | VIL | Low-level input voltage | | 25 C | VEE | -1630 | m\ | | | | | 85 C | VEE | - 1595 | | | | | | 0 C | | -1490 | | | VIL" | Low-level input voltage | | 25 C | | -1475 | m\ | | | | | 85°C | | -1440 | L | | | | | 0C | -1000 | 840 | | | $v_{OH}$ | High-level output voltage | VIH " VIHB, VIL " VILA | 25 C | -960 | -810 | m\ | | | | | 85 C | -890 | -700 | ┡ | | | | 1 | 0C | -1870 | -1665 | | | VOL | Low-level output voltage | VIH = VIHB, VIL = VILA | 25 C | -1850 | 1650 | m) | | | | | 85 C | -1825 | -1615 | <u> </u> | | | | | 0°C | -1020 | -840 | | | AOH. | High-level output voltage | VIH = VIHB, VIL = VILA | 25 C | -980 | -810 | m) | | | | | 85 C | -910 | ~700 | ├- | | | | | 0 C | -1870 | -1645 | | | VOL. | Low-level output voltage | VIH = VIH'B, VIL = VIL'A | 25 C | -1850 | -1630 | m\ | | | | | 85 °C | -1825 | -1595 | _ | | ΉН | High-level input current | V <sub>I</sub> = -810 mV, | 25°C | 1 | 265 | μA | | | | Other inputs open | ↓ | | | _ | | l)L | Low-level input current | V <sub>I</sub> = -1850 mV, | 25°C | 0.5 | | μΔ | | | | Other inputs open | <del> </del> | <del></del> | | ├- | | | | All inputs and outputs open | 4 | -145 | -107 | - | | lee. | Supply current | All inputs at -810 mV, | 25°C | ~145 | ~110 | m/ | | | All outputs open | 1 | 1 | | 1 | | ### switching characteristics at 25°C free-air temperature | | PARAMETER | TEST<br>CONDITIONS | B A<br>(SEE NOTE 3) | UNIT | |--------|------------------------------------------------------------------------------------|---------------------------|---------------------|------| | ta(ad) | Access time from address | C <sub>L</sub> = 3.5 pF, | 20 | ns | | †PLH | Propagation delay time, low-to-high-level output from E (enable time) | R∟ = 50 Ω,<br>See Figures | 15 | ns | | tPHL. | Propagation delay time, high-to-low-level output from $\widehat{E}$ (disable time) | 1 and 2 | 15 | ns | NOTES: 1. All parameters are measured with VEE = -5.200 V, VCC = 0 V, and lunless otherwise noted) the output is connected to -2.000 V through 50 Ω. 2. Test conditions stating VIH = VIHB [or VIH'B] and/or VIL = VILA (or VIL'A) mean that the high level input voltages are equal to the B limit of VIH (or VIH') specified for the particular temperature (see note 3) and/or the low-level input voltages are equal to the appropriate A limit of VIL (or VIL'). The output voltage limits are guaranteed for any appropriate combination of input conditions for the desired output. 3. This data sheet uses the algebraic-limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less negative) limit, the B limit is the less positive (more negative) limit. 1. The ambient temperature conditions assume air moving perpendicular to the longitudinal axia diparallel to the seating plane of the device at a velocity of 500 feet per minute with the device under test soldered to a 4 x 6 x 0.062 inch double sided 2 oz copper clad circuit board. - NOTES: A. The input waveforms are supplied by generators having the following characteristics: $Z_{out} = 50 \,\Omega$ , PRR = 2 MHz. Transition times of input waveforms are $2 \pm 0.1$ ns between the 20% and 80% levels and are determined with no device in the socket. - B. The waveforms are monitored on an oscilloscope having the following characteristics: $t_f \le 0.35$ ns, $R_{in} = 50 \Omega$ . Input and output cables are equal lengths of $50 \Omega$ coaxial cable. - C. C<sub>L</sub> includes jig capacitance. - D. All address lines not under test must be biased to select a memory cell. - E. If the enable line is not under test, it must be at a low logic level. - NOTES: A. Voltage values on input waveforms are with respect to ground. - B. The enable input is low - C. The bit location addressed contains high-level data. FIGURE 2-VOLTAGE WAVEFORMS #### step-by-step programming procedure #### manual - Connect VEE (Pin 8) to ground and VCC (Pin 16) to 5.2 V. See Figure 3. Address the word to be programmed by applying to the appropriate address inputs 4 to 4.6 V for a high level and 0 to 1 V for a low level. - 2. Raise V<sub>CC</sub> (Pin 16) to 12 V. This level must not be maintained longer than 1 second. Maximum supply current during programming is 250 mA. - After V<sub>CC</sub> has stabilized at 12 V (including any ringing that may be present on the V<sub>CC</sub> line), apply a current pulse of 2.5 mA to the output corresponding to the bit to be programmed to a high. - 4. Return V<sub>CC</sub> to 5.2 V - CAUTION: To prevent excessive chip temperature rise, VCC should not be allowed to remain at 12 V for more than 1 second. - Verify that the selected bit has programmed by connecting a 460·Ω resistor to ground and measuring the voltage at the output. If a high level (V<sub>Q</sub> ≥ 4.2 V) is not detected at the output, the programming procedure should be repeated once. - 6. If verification is positive, proceed to next bit to be programmed. #### automatic - Connect VEE (Pin 8) to ground and VCC (Pin 16) to 5.2 V. See Figure 3. Address the word to be programmed by applying to the appropriate address inputs 4 to 4.6 V for a high level and 0 to 1 V for a low level. - Raise V<sub>CC</sub> (Pin 16) to 12 V. This level must not be maintained longer than 1 second. Maximum supply current during programming is 250 mA. - After a delay of 100 µs minimum, 1 ms maximum, apply a 2.5-mA current pulse to the output corresponding to the first bit to be programmed to a high. This output pulse is maintained between 0.5 and 1 ms. See Figure 4. - 4. Repeat step 3 for each bit of the selected word specified as a high. (Program only one bit at a time; the delay between output programming pulses should not be greater than 1 ms.) - After all the desired bits of the selected word have been programmed, change address data and repeat the preceding two paragraphs. - NOTE: If all the maximum times listed above are maintained, the entire memory will program in less than 1 second. Therefore, it would be permissable for VCC to remain at 12 V during the entire programming time. - After stepping through all address words, return VCC to 5.2 V and verify that each bit has programmed. If one or more bits have not programmed, repeat the entire programming procedure once. #### recommended conditions for programming | | | | B NOM | | Α | UNIT | |---------------------------------------------|-------------------------------------------------------------------------------------------------|-----------|-------|-----|------|------| | | | (SEE | NOTE | 3) | UNIT | | | O 1 1 | Т | o program | 11.5 | 12 | 12.5 | V | | Supply voltage, V <sub>CC</sub> | T | o verify | 5 | 5.2 | 5.4 | 1 " | | | | igh level | 4 | | 4.6 | V | | Input voltage | T. | ow level | 0 | | 1 | 1 | | Output current during programming | | 2 | 2.5 | 3 | mA | | | Programming pulse width, tw(p) (See Note 4) | | 0.5 | | 1 | ms | | | Programming pulse rise time | | | 10 | μs | | | | D | Following V <sub>CC</sub> change, t <sub>d</sub> (1) Between output pulses, t <sub>d</sub> (2) | | 0.1 | | 1 | ms | | Programming pulse delay (See Note 4) | | | 0.01 | | 1 | 1118 | - NOTES: 3. This data sheet uses the algebraic limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less negative) limit, the B limit is the less positive (more negative) limit. - 4. These maximum times are specified to minimize the amount of time V<sub>CC</sub> is at 12 V #### PROGRAMMING INFORMATION FIGURE 3-PROGRAMMING CIRCUIT FIGURE 4-TIMING DIAGRAM FOR AUTOMATIC PROGRAMMING # TYPES SN10140, SN10142, SN10148 64-BIT RANDOM-ACCESS MEMORIES MAY 1975 - SN10140 Drives 90-Ohm Loads - SN10142 and SN10148 Drive 50-Ohm Loads - Fast Access Times: 10 ns Max (SN10142) 15 ns Max (SN10142) - 64-Word-by-One-Bit Organization - Full On-Chip Address Decoding and Output-Sense Amplification - Capability for Wired-OR Connections - Low Sensitivity to Supply Voltage Variation #### description These 64-bit active-element memories are monolithic, high-speed, emitter-coupled-logic (ECL) arrays of 64 storage cells organized to provide 64 words of one bit each. Full address decoding and output sense amplification are included on the chip. An additional level of decoding is provided for memory systems by the two enable inputs. Each of the 64 words is addressed by the binary address inputs A0 through A5. The output can be connected to other emitter-follower outputs to achieve wired-OR word expansion. The SN10140, SN10142, and SN10148 are fully compatible with the SN10000 logic family. The SN10148 and SN10142 are specified to meet SN10000 levels when driving 50-ohm loads and the SN10140 is specified to drive a 90-ohm load. Information at the data input is written into the memory by addressing the desired word with the address lines and taking the read/write input low while both enable inputs are held low. The output is forced low while the memory is in the write mode. Information stored in the memory is read out by holding the read/write line high, selecting the desired address, and taking both enable inputs low. #### FUNCTION TABLE | READ/ | ENABLE | | 0050471011 | | | | | | |-------|--------|----|----------------------------|--|--|--|--|--| | WRITE | Ē1 | Ē2 | OPERATION | | | | | | | L | L | L | Write (output low) | | | | | | | н ' | L | L | Read | | | | | | | × | н | X | Chip disabled (output low) | | | | | | | × | x | н | Chip disabled (output low) | | | | | | H = high level, L = low level, X = irrelevant # J OR JE DUAL-IN-LINE PACKAGE (TOP VIEW) #### functional block diagram # TYPES SN10140, SN10142, SN10148 64-BIT RANDOM-ACCESS MEMORIES #### recommended operating conditions | | | В | NOM | Α | | |---------------------------------------------|--------------------------------|------|-------|----|----| | | | (SE | UNIT | | | | Supply voltage, VEE | -5.72 | -5.2 | -4.68 | ٧ | | | Width of write pulse, tw(wr) (see Figure 9) | 10 | | | ns | | | | Address before write pulse | 5 | | | | | Setup time, t <sub>su</sub> (see Figure 9) | Enable before write pulse | 3 | 3 | | ns | | | Data before end of write pulse | 10 | | | | | | Address after write pulse | 3 | | | | | Hold time, th (see Figure 9) | Enable after write pulse | 0 | | | ns | | | Data after write pulse | 3 | | | | | Operating ambient temperature, TA | , | 0 | | 85 | °C | #### electrical characteristics at specified ambient temperature<sup>†</sup> | PARAMETER | | | TEST | CONDITIONS | | В | TYP A | UNIT | |-----------------|---------------------------|--------------|--------------------------|--------------|----------|-------|-------|------| | FARAMETER | | | (SEE NOTES 1 AND 2) | | | (SE | UNII | | | | | | | | 0°C | -1020 | -840 | | | VIH | High-level input voltage | | | | 25° C | -980 | -810 | mV | | | | | | | 85° C | -910 | -700 | | | | | | | | 0°C | 1145 | | | | VIH. | High-level input voltage | | | | 25°C | -1105 | | m∨ | | | | | | | 85°C | -1035 | | | | | | | | | 0°C | VEE | -1645 | | | VIL | Low-level input voltage | | | | 25°C | VEE | -1630 | mV | | | | | | | 85°C | VEE | -1595 | | | | | | | | 0°C | | ~1490 | | | V <sub>IL</sub> | Low-level input voltage | | | | 25° C | | -1475 | m∨ | | | | | | | 85°C | | -1440 | | | | | | | | 0°C | -1000 | -840 | | | Voн | High-level output voltage | | VIH = VIHB. | VIL = VILA . | 25° C | -960 | -810 | mV | | | | | | | 85°C | -890 | -700 | | | 1 | | | | | 0°C | -2000 | 1665 | | | VOL | Low-level output voltage | | VIH = VIHB, | VIL = VILA | 25°C | -1990 | -1650 | mV | | | | | | | 85°C | -1920 | -1615 | | | l | | | | | 0,C | -1020 | -840 | | | VOH, | High-level output voltage | | VIH = VIH'B, | AIT = AIT, V | 25°C | -980 | -810 | mV | | | | | | | 85°C | -910 | -700 | | | | | | | | 0°C | -2000 | -1645 | | | VOL. | Low-level output voltage | | VIH = VIH'B, | VIL = VIL'A | 25° C | -1990 | -1630 | mV | | | | | | | 85°C | -1920 | -1595 | | | чн | High-level input current | Read/Write | $V_1 = -810 \text{mV}$ | | 25°C | | 355 | μД | | 'IH | riigirieve input current | Other inputs | Other inputs oper | 1 | 1230 | | 265 | | | 111 | Low-level input current | | $V_1 = -1990 \text{mV}$ | | 25°C | 0.5 | | μА | | 112 | Low level impat culterit | | Other inputs oper | | <u> </u> | | | | | IEE | Supply current | | All inputs and the | output open | 25°C | -103 | -85 | mA | NOTES: 1. All parameters are measured with $V_{EE} = -5.200 \text{ V}$ , $V_{CC1} = V_{CC2} = 0 \text{ V}$ , and (unless otherwise noted) the output is connected The parameters are these states of the parameters paramete to the appropriate A limit of V<sub>IL</sub> (or V<sub>IL</sub>'). The output voltage limits are guaranteed for any appropriate combination of input conditions specified by the function table for the desired output. <sup>3.</sup> This data sheet uses the algebraic-limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less negative) limit; the B limit is the less positive (more negative) limit. <sup>&</sup>lt;sup>†</sup>The ambient temperature conditions assume air moving perpendicular to the longitudinal axis and parallel to the seating plane of the device at a velocity of 500 feet per minute with the device under test soldered to a 4 x 6 x 0.062 inch double-sided 2-oz copper-clad circuit board. # TYPES SN10140, SN10142, SN10148 64-BIT RANDOM-ACCESS MEMORIES #### switching characteristics at 25°C free-air temperature | | | ZICT CONDITIONS | SN10140<br>SN10148 | | | SN10142 | | | | | |------------------|------------------------------------------------------------------------|--------------------------------------------------------|--------------------|-------|------|---------|---------|-----|------|--| | | PARAMETER | TEST CONDITIONS | | TYP | Α | В | TYP | Α | UNIT | | | | | | (SE | E NOT | E 3) | (S | EE NOTE | 3) | | | | ta(ad) | Access time from address | | | 10 | 15 | | 8 | 10 | ns | | | <sup>t</sup> PLH | Propagation delay time, low-to-high-level output from E (enable time) | $C_L = 3.5 pF$ ,<br>$R_1 = 90 \Omega (SN10140)$ | | 7 | 12 | | 7 | 12 | ns | | | tPHL | Propagation delay time, high-to-low-level output from E (disable time) | | | 7 | 12 | | 7 | 12 | ns | | | tTLH | Transition time,<br>low-to-high-level output (20% to 80%) | 50 $\Omega$ (SN10142, SN10148),<br>See Figures 5 and 9 | | | 2.5 | | | 2.5 | ns | | | <sup>t</sup> THL | Transition time, high-to-low-level output (80% to 20%) | - | | | 2.5 | | | 2.5 | ns | | | tSR | Sense recovery time | | | | 10 | T | | 10 | ns | | NOTE 3: This data sheet uses the algebraic limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less neagtive) limit, the B limit is the less positive (more negative) limit. #### PARAMETER MEASUREMENT INFORMATION 0.1 uE ADDRESS V<sub>CC1</sub> V<sub>CC2</sub> INPUT (See Notes A, B, and D) ENABLE INPUT (See Note F) (See Notes A, B, and E) DEVICE 40 $\Omega$ SN10140 OUTPUT UNDER (See Note B) TEST READ/WRITE SN10142, SN10148 OUTPUT INPUT (See Notes A and B) (See Note B) - C<sub>1</sub> = 3.5 pF DATA (See Note C) INPUT VEE (See Notes A and B) 5.2 V +111+ ✓ 0.1 µF - NOTES: A. The input waveforms are supplied by generators having the following characteristics: $Z_{Out} = 50 \Omega$ , PRA = 2 MHz. Transition times of input waveforms are $2 \pm 0.1$ ns between the 20% and 80% levels and are determined with no device in the socket, - B. The waveforms are monitored on an oscilloscope having the following characteristics: $t_r \leqslant 0.35$ ns, $R_{in} = 50~\Omega$ . Input and output cables are equal lengths of $50.\Omega$ coaxial cable. - C. C<sub>L</sub> includes jig capacitance. - D. All address lines not under test must be biased to select a memory cell. - E. Enable line(s) not under test must be at a low logic level. - F. 40 Ω external resistor shown is used for SN10140 only. When testing SN10142 or SN10148, connect point (A) directly to 50 Ω output cable. FIGURE 5-TEST CIRCUIT # TYPE SN10144 256-BIT RANDOM-ACCESS MEMORY MAY 1975 - Fast Access Time . . . 18 ns Typical - 256-Word-by-One-Bit Organization - Drives 50-Ohm Loads - Full On-Chip Address Decoding and Output-Sense Amplification - Capability for Wired-OR Connections - Low Sensitivity to Supply Voltage Variation description This 256-bit active-element memory is a monolithic high-speed, emitter-coupled-logic (ECL) array of 256 storage cells organized to provide 256 words of one bit each. Full address decoding and output sense amplification are included on the chip. An additional level of decoding is provided for memory systems by the three enable inputs. Each of the 256 words is addressed by the binary address inputs A0 through A7. The output can be connected to other emitterfollower outputs to achieve wired-OR word expansion. Information at the data input is written into the memory by addressing the desired word with the address lines and taking the read/write input low while all enable inputs are held low. The output is torced low while the memory is in the write mode. Information stored in the memory is read out by holding the read/write line high, selecting the desired address, and taking all enable inputs low. #### FUNCTION TABLE | READ/ | / ENABLE | | | OPERATION | | | | | |-------|----------|----|----|----------------------------|--|--|--|--| | WRITE | Ē1 | Ĕ2 | Ē3 | OPERATION | | | | | | L | L | L | L | Write (output low) | | | | | | н | L | L | L | Read | | | | | | × | н | х | × | Chip disabled (output low) | | | | | | × | х | Н | X | Chip disabled (output low) | | | | | | × | х | × | н | Chip disabled (output low) | | | | | H = high level, L = low level, X = irrelevant J OR JE DUAL-IN-LINE PACKAGE (TOP VIEW) #### functional block diagram # TYPE SN10144 256-BIT RANDOM-ACCESS MEMORY #### recommended operating conditions | | | В | NOM | Α | UNIT | |-----------------------------------------------|--------------------------------|-----|--------|-------|------| | | | (SE | E NOTE | 3) | ONT | | Supply voltage, VEE | | | -5.2 | -4.68 | ٧ | | Width of write pulse, tw(wr) (see Figure 9) | | | | | ns | | | Address before write pulse | 8 | | | | | Setup time, t <sub>SU</sub> (see Figure 9) | Enable before write pulse | 2 | | | ns | | , , , , , , , , , , , , , , , , , , , , | Data before end of write pulse | 27† | | | 1 | | | Address after write pulse | 2 | | | | | Hold time, th (see Figure 9) | Enable after write pulse | 2 | | | ns | | , , , , , , , , , , , , , , , , , , , | Data after write pulse | 2 | | | l | | Operating ambient temperature, T <sub>A</sub> | | | | 85 | °C | Note that this setup time is referenced to the end of the write pulse. With a minimum-width (25-ns) write pulse, this limit is equivalent to a 2-ns setup time referenced to the start of the write pulse. The setup-time requirement is thus made independent of write pulse width. ### electrical characteristics at specified ambient temperature‡ | | DADAMETED | | TEST CONDITIONS | | | В | TYP A | UNIT | |-----------|---------------------------|--------------|---------------------------|---------------|-------|-------|--------|----------| | | PARAMETER | | (SEE N | OTES 1 AND 2) | | (SE | ONT | | | | | | | | 0°C | -1020 | -840 | | | $V_{IH}$ | High-level input voltage | 1 | | | 25°C | -980 | -810 | mV | | | | | | | 85°C | -910 | 700 | | | | | | | | 0°C | -1145 | | | | $V_{1H'}$ | High-level input voltage | | | | 25°C | -1105 | | m∨ | | | | | | | 85°C | -1035 | | | | | | | | | 0°C | VEE | - 1645 | | | VIL | Low-level input voltage | | | | 25°C | VEE | -1630 | m∨ | | | | | | | 85°C | VEE | - 1595 | | | | | | | | 0°C | | -1490 | | | VIL | Low-level input voltage | | | | 25° C | | -1475 | m∨ | | | | | | | 85° C | | -1440 | | | | | | | | 0°C | -1000 | -840 | } | | Voн | High-level output voltage | | VIH = VIHB, | VIL = VILA | 25°C | -960 | -810 | mV | | | | | | | 85°C | -890 | - 700 | <u> </u> | | | | | | | 0°C | -1870 | -1665 | l | | VOL | Low-level output voltage | | VIH = VIHB, | VIL = VILA | 25° C | ~1850 | -1650 | mV | | | | | | | 85° C | -1825 | 1615 | | | | | | | | 0°C | -1020 | -840 | | | VOH. | High-level output voltage | | VIH = VIH'B. | VIL = VIL'A | 25°C | -980 | -810 | mV | | | | | | | 85°C | -910 | -700 | <u></u> | | | | | | | 0°C | ~1870 | ~1645 | | | VOL. | Low-level output voltage | | VIH = VIH'B. | VIL = VIL'A | 25°C | ~1850 | -1630 | mV | | | | | | | 85°C | -1825 | -1595 | <u> </u> | | 1 | High-level input current | E inputs | $V_1 = -810 \text{ mV}$ | | 25°C | | 265 | μА | | ЧН | mgm-rever input current | Other inputs | Other inputs ope | n | 1250 | | 50 | | | 1 | Low-level input current | E inputs | $V_1 = -1850 \text{ mV},$ | | 25°C | 0.5 | | μА | | IL | Low-level input current | Other inputs | Other inputs ope | n | 1 | -50 | | | | 1EE | Supply current | | All inputs and the | e output open | 25° C | -125 | ~90 | mA | NOTES: 1. All parameters are measured with V<sub>EE</sub> = -5.200 V, V<sub>CC</sub> = 0 V, and (unless otherwise noted) the output is connected to -2.000 V through 50 $\Omega$ . <sup>2.</sup> Test conditions stating $V_{1H} = V_{1HB}$ (or $V_{1H} | g$ ) and/or $V_{1L} = V_{1LA}$ (or $V_{1L} | A$ ) mean that the high-level input voltages are equal to the B limit of $V_{1H}$ (or $V_{1H} | A$ ) specified for the particular temperature (see note 3) and/or the low-level input voltages are equal to the appropriate A limit of $V_{1L}$ (or $V_{1L} | A$ ). The output voltage limits are guaranteed for any appropriate combination of input conditions specified by the function table for the desired output. This data sheet uses the algebraic-limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less negative) limit, the B limit is the less positive (more negative) limit, The ambient temperature conditions assume air moving perpendicular to the longitudinal axis and parallel to the seating plane of the device at a velocity of 500 feet per minute with the device under test soldered to a 4 x 6 x 0.062-inch double-sided 2-oz copper-clad circuit board. # TYPE SN10144 256-BIT RANDOM-ACCESS MEMORY #### switching characteristics at 25°C free-air temperature | | PARAM | | ************************************** | B TYP | Α | | |------------------|----------------------------------|------------------------------------------|----------------------------------------|-----------|----|------| | | PARAM | EIER | TEST CONDITIONS | (SEE NOTE | 3) | UNIT | | ta(ad) | Access time from address | | | 18 | 35 | ns | | tPLH | Propagation delay time, low-to | | 8 | 12 | | | | tPHL | Propagation delay time, high-to- | o-low-level output from E (disable time) | | 8 | 12 | ns | | †PHL | Propagation delay time, high-ti | o-low-level output from read/write | | 8 | 17 | ns | | †TLH | Transition time, low-to-high-le | vel output (20% to 80%) | | 2.5 | | | | <sup>†</sup> THL | Transition time, high-to-low-le | C <sub>L</sub> = 3.5 pF, | 2.5 | | ns | | | tsR | Sense recovery time | RL = 50 Ω, | 8 | 17 | ns | | | tw(wr,min) | | | See Figures 6 and 9 | 15 | 25 | ns | | | | Address before write pulse | and Note 4 | -15 | 8 | | | tsu(min) | Minimum setup time | Enable before write pulse | | -8 | 2 | ns | | | | Data before end of write pulse | | 8 | 27 | 1 | | | | Address after write pulse | | -3 | 2 | | | th(min) | Minimum hold time | Enable after write pulse | | -8 | 2 | ns | | | | Data after write pulse | | -7 | 2 | 1 | - NOTES: 3. This data sheet uses the algebraic limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less negative) limit, the B limit is the less positive (more negative) limit, - Actual values for the minimum width of write pulse, the three minimum setup times, and the three minimum hold times can each be determined separately by setting the other six intervals at their A-limit values. #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. The input waveforms are supplied by generators having the following characteristics: $Z_{Out} = 50 \Omega$ , PRR = 2 MHz. Transition times of input waveforms are 2 ± 0.1 ns between the 20% and 80% levels and are determined with no device in the socket, - B. The waveforms are monitored on an oscilloscope having the following characteristics: t<sub>r</sub> < 0.35 ns; R<sub>in</sub> = 50 $\Omega$ . Input and output cables are equal lengths of 50 $\Omega$ coaxial cable. - C. C<sub>L</sub> includes jig capacitance - D. All address lines not under test must be biased to select a memory cell - E nable lines not under test must be at a low logic level. FIGURE 6-TEST CIRCUIT # TYPE SN10145 64-BIT RANDOM-ACCESS MEMORY MAY 1975 - Fast Access Time . . . 9 ns Typical - 16-Word-by-Four-Bit Organization - Drives 50-Ohm Loads - Full On-Chip Address Decoding and Output-Sense Amplification - Capability for Wired-OR Connections - Low Sensitivity to Supply Voltage Variation #### description This 64-bit active-element memory is a monolithic high-speed, emitter-coupled-logic (ECL) array of 64 storage cells organized to provide 16 words of four bits each. This organization and the high speed makes the SN10145 particularly useful in register file or small scratch-pad applications. Full address decoding and output sense amplification are included on the chip. Each of the 16 words is addressed by the binary address inputs A0 through A3. The output can be connected to other emitter-follower outputs to achieve wired-OR word expansion. The SN10145 is fully compatible with the SN10000 logic family. Information at the data input is written into the memory by addressing the desired word with the address lines and taking the read/write input low while the enable input is held low. The output is forced low while the memory is in the write mode. Information stored in the memory is read out by holding the read/write line high, selecting the desired address, and taking the enable input low. **FUNCTION TABLE** | READ/WRITE<br>R/W | ENABLE<br>E | OPERATION | |-------------------|-------------|----------------------------| | L | L | Write (output low) | | н | L | Read | | × | н | Chip disabled (output low) | H = high level, L = low level, X = irrelevant J OR JE DUAL-IN-LINE PACKAGE (TOP VIEW) #### functional block diagram # TYPE SN10145 64-BIT RANDOM-ACCESS MEMORY #### recommended operating conditions | | | B<br>(SE | NOM<br>E NOTE | A<br>: 3) | UNIT | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------|---------------|-----------|------| | Supply voltage, VEE | | 5.72 | -5.2 | -4.68 | V | | Width of write pulse, t <sub>w(wr)</sub> (see Figure 9) | 5 No. 2 | <b>†</b> | 7.5 | | ns | | The state of s | Address before write pulse | 3.5 | | | _ | | Setup time, t <sub>su</sub> (see Figure 9) | Enable before write pulse | | 3 | | | | NITS. | Data before end of write pulse | | 7.5 | -4.68 | 1 | | | Address after write pulse Enable after write pulse Data after write pulse | | 3.5<br>3<br>3 | | ns | | Hold time, th (see Figure 9) | | | | | | | | | | | | | | Operating ambient temperature, TA | | 0 | | 85 | °c | ### electrical characteristics at specified ambient temperature<sup>†</sup> | | PARA | METER | TEST CONDITIONS | | | В | A | UNIT | | |------|---------------------------|-------------------------|--------------------------------------|-------------------|-------|-------|-------------------------------------------|------|--| | | 1 7117 | weren | (SEE N | OTES 1 AND 2) | | (SEE | NOTE 3) | | | | | High-level input voltage | | | | 0°C | -1020 | 840 | | | | VIH | | | | | 25° C | -980 | -810 | mV | | | | | | | | 85°C | -910 | -700 | | | | 1 | | | | | J₀ C | 1145 | | | | | VIH. | High-level input | tvoltage | | | 25° C | -1105 | | mV | | | | | | | | 85° C | -1035 | | | | | | | | | | 0°C | VEE | -1645 | | | | VIL | Low-level input | voltage | | | 25°C | VEE | -1630 | mV | | | | | | | | 85°C | VEE | -1595 | | | | 1 | | 0°C - | | -1490 | | | | | | | VIL | Low-level input voltage | | | | 25°C | | -1475 | mV | | | | | | | | 85°C | | 1440 | | | | | High level output voltage | | | | 0°C | -1000 | 840 | | | | ∨он | | | ViH * ViHB, | VIL - VILA | 25° C | -960 | -810 | mV | | | | | | | | 85°C | -890 | -700 | | | | | | | | | 0°C | -1870 | -1665 | | | | Vol | Low-level output | ut voltage | V <sub>IH</sub> = V <sub>IHB</sub> , | VIL = VILA | 25°C | -1850 | 1650 | mV | | | | | | | | 85° C | 1825 | 700 —700<br>0 —1665<br>0 —1650<br>5 —1615 | | | | | | | | | 0°C | 1020 | -840 | | | | AOH. | High-level outpo | ut voltage | VIH = VIH'B, | VIL = VIL'A | 25°C | -980 | -810 | m∨ | | | | | | | | 85°C | 910 | -700 | | | | | | | | | 0°C | -1870 | -1645 | | | | VOL' | Low-level output | ıt voltage | VIH = VIH'B. | VIL = VIL'A | 25°C | -1850 | -1630 | mV | | | | | | | | 85°C | -1825 | - 1595 | | | | | High-level | Any Data input | V <sub>I</sub> = -810 mV, | | | | 220 | | | | ЧН | input current | Read/Write input | Other inputs open | | 25°C | | 470 | μА | | | | pat surrent | Any Address or E input | | | | | 200 | | | | l | Low-level input | current | $V_1 = -1850 \text{ mV},$ | | 25°C | 0.5 | | | | | HL | Low-level input | Low-level input current | | Other inputs open | | 0.5 | | μА | | | IEE | Supply current | | All inputs and output | ts open | 25°C | ~150 | | mA | | NOTES: 1. All parameters are measured with $V_{EE}$ = -5.200 V, $V_{CC}$ = 0 V, and (unless otherwise noted) the output is connected to -2.000 V through 50 $\Omega$ . <sup>2.000</sup> v. mrough ob si. 2. Test conditions stating V<sub>1H</sub> = V<sub>1HB</sub> (or V<sub>1H</sub>'B) and/or V<sub>1L</sub> = V<sub>1LA</sub> (or V<sub>1L</sub>'A) mean that the high-level input voltages are equal to the B limit of V<sub>1H</sub> (or V<sub>1H</sub>') specified for the particular temperature (see note 3) and/or the low-level input voltages are equal to the appropriate A limit of V<sub>1L</sub> (or V<sub>1L</sub>'). The output voltage limits are guaranteed for any appropriate combination of input conditions specified by the function table for the desired output. <sup>3.</sup> This data sheet uses the algebraic-limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less negative) limit; the B limit is the less positive (more negative) limit. <sup>&</sup>lt;sup>1</sup>The ambient temperature conditions assume air moving perpendicular to the longitudinal axis and parallel to the seating plane of the device at a velocity of 500 feet per minute with the device under test soldered to a 4 x 6 x 0.062-inch double-sided 2-oz copper-clad circuit board. # TYPE SN10145 64-BIT RANDOM-ACCESS MEMORY #### switching characteristics at 25°C free-air temperature | | PARAMETER | TEST CONDITIONS | B TYP A (SEE NOTE 3) | UNIT | |--------|------------------------------------------------------------------------|--------------------------|----------------------|------| | ta(ad) | Access time from address | | 6 | ns | | tPLH | Propagation delay time, low-to-high-level output from E (enable time) | C <sub>1</sub> = 3.5 pF, | 6 | | | tPHL | Propagation delay time, high-to-low-level output from E (disable time) | R <sub>1</sub> = 50 Ω. | 9 | ns | | TLH | Transition time, low-to-high-level output (20% to 80%) | See Figures 7 and 9 | 2.5 | ns | | THL | Transition time, high-to-low-level output (80% to 20%) | See rigules / and 9 | 2.5 | 115 | | tsR | Sense recovery time | | 7.5 | ns | NOTE 3: This data sheet uses the algebraic limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less negative) limit, the B limit is the less positive (more negative) limit. #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. The input waveforms are supplied by generators having the following characteristics: Z<sub>OUL</sub> = 50 Ω, PRR = 2 MHz. Transition times of input waveforms are 2 ± 0.1 ns between the 20% and 80% levels and are determined with no device in the socket. - B. The waveforms are monitored on an oscilloscope having the following characteristics: $t_r \leqslant 0.35$ ns, $R_{in} = 50 \Omega$ . Input and output cables are equal lengths of $50 \Omega$ coaxial cable. - C. C<sub>L</sub> includes jig capacitance. - D. All address lines not under test must be biased to select a memory cell. FIGURE 7-TEST CIRCUIT # TYPE SN10147 128-BIT RANDOM-ACCESS MEMORY MAY 1975 - Fast Access Time . . . 15 ns Maximum - 128-Word-by-One-Bit Organization - Full On-Chip Address Decoding and Output-Sense Amplification - Capability for Wired-OR Connections - Low Sensitivity to Supply Voltage Variation #### description This 128-bit active-element memory is a monolithic, high-speed, emitter-coupled-logic (ECL) array of 128 storage cells organized to provide 128 words of one bit each. Full address decoding and output sense amplification are included on the chip. An additional level of decoding is provided for memory systems by the two enable inputs. Each of the 128 words is addressed by the binary address inputs A0 through A6. The output can be connected to other emitterfollower outputs to achieve wired-OR word expansion. Information at the data input is written into the memory by addressing the desired word with the address lines and taking the read/write input low while both enable inputs are held low. The output is forced low while the memory is in the write mode. Information stored in the memory is read out by holding the read/write line high, selecting the desired address, and taking both enable inputs low. #### **FUNCTION TABLE** | READ/ | ENA | BLE | 0050471041 | |-------|-----|-----|----------------------------| | WRITE | Ē1 | Ē2 | OPERATION | | L | L | L | Write (output low) | | н | L | L | Read | | × | н | X | Chip disabled (output low) | | × | × | н | Chip disabled (output low) | H = high level, L = low level, X = irrelevant J OR JE DUAL-IN-LINE PACKAGE (TOP VIEW) NC-No internal connection #### functional block diagram # TYPE SN10147 128-BIT RANDOM-ACCESS MEMORY #### recommended operating conditions | | | B (SE | NOM<br>E NOTE | A<br>3) | UNIT | |---------------------------------------------|---------------------------------------------------------------------------|-------|---------------|---------------|------| | Supply voltage, VEE | | -5.72 | -5.2 | -4.68 | V | | Width of write pulse, tw(wr) (see Figure 9) | | 8 | | | ns | | | Address before write pulse | 4 | | | | | Setup time, t <sub>SU</sub> (see Figure 9) | Enable before write pulse | 1 | | | ns | | | Data before end of write pulse | 8 | | E 3)<br>-4.68 | | | | Address after write pulse Enable after write pulse Data after write pulse | | | | | | Hold time, th (see Figure 9) | | | | | ns | | | | | | | 1 | | Operating ambient temperature, TA | | 0 | | 85 | °c | #### electrical characteristics at specified ambient temperature<sup>†</sup> | | DADAMETER | | TEST | CONDITIONS | | В | TYP A | UNIT | |-------------------|----------------------------------------|--------------|----------------------------|---------------|-------|-------|-----------|----------| | | PARAMETER | | (SEE NO | OTES 1 AND 2) | | (SE | E NOTE 3) | UNIT | | | | | | | 0°C | -1020 | -840 | | | VIH | High-level input voltage | | | | 25°C | -980 | 810 | mV | | | | | | | 85° C | -910 | 700 | | | | | | | | 0°C | -1145 | | | | V <sub>IH</sub> ′ | High-level input voltage | | | | 25° C | 1105 | | mV | | | | | | | 85°C | -1035 | | | | | | | | | 0°C | VEE | -1645 | | | VIL | Low-level input voltage | | | | 25° C | VEE | -1630 | mV | | | | | | | 85° C | VEE | -1595 | | | | | | | | 0°C | | -1490 | | | VIL. | Low-level input voltage | | | | 25°C | | -1475 | mV | | | | | | | 85°C | | -1440 | | | | | | | | 0°C | -1000 | -840 | | | ∨он | High-level output voltage | | VIH = VIHB, VIL = V | VIL = VILA | 25°C | -960 | -810 | mV | | | | | | | 85°C | -890 | - 700 | L | | | | | | | 1 1 | -2000 | -1665 | | | VOL | Low-level output voltage | | VIH * VIHB, | VIL = VILA | 25° C | -1990 | -1650 | mV | | | | | | | 85° C | -1920 | -1615 | | | | | | | | 0°C | 1020 | -840 | | | VOH. | High-level output voltage | | VIH = VIH'B, | VIL = VIL'A | 25°C | -980 | 810 | mV | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | 85°C | -910 | -700 | <u> </u> | | | | | | | 0°C | -2000 | -1645 | | | AOT. | Low-level output voltage | | VIH = VIH'B, | AIF = AIF, V | 25° C | -1990 | -1630 | mV | | ļ | | | | | 85° C | -1920 | -1595 | | | ин | High-level input current | Read/Write | V <sub>I</sub> ≈ −810 mV, | | 25° C | | 355 | μА | | <u> </u> | | Other inputs | Other inputs open | | + | | 265 | <u> </u> | | կլ | Low-level input current | | V <sub>I</sub> = -1990 mV, | | 25° C | 0.5 | | μА | | <u> </u> | | | Other inputs open | | | | | <u> </u> | | 1EE | Supply current | | All inputs and the | output open | 25°C | -100 | -85 -50 | mA | NOTES: 1. All parameters are measured with $V_{EE}$ = -5.200 V, $V_{CC1}$ = $V_{CC2}$ = 0 V, and (unless otherwise noted) the output is connected to -2.000 V through 50 $\Omega$ . <sup>2.</sup> Test conditions stating $V_{IH} = V_{IHB}$ (or $V_{IH'B}$ ) and/or $V_{IL} = V_{ILA}$ (or $V_{IL'A}$ ) mean that the high-level input voltages are equal to the B limit of $V_{IH}$ (or $V_{IH'}$ ) specified for the particular temperature (see note 3) and/or the low-level input voltages are equal to the appropriate A limit of $V_{IL}$ (or $V_{IL'}$ ). The output voltage limits are guaranteed for any appropriate combination of input conditions specified by the function table for the desired output. This data sheet uses the algebraic-limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less negative) limit; the B limit is the less positive (more negative) limit. <sup>&</sup>lt;sup>†</sup>The ambient temperature conditions assume air moving perpendicular to the longitudinal axis and parallel to the seating plane of the device at a velocity of 500 feet per minute with the device under test soldered to a 4 x 6 x 0.062-inch double-sided 2-oz copper clad circuit board. # TYPE SN10147 128-BIT RANDOM-ACCESS MEMORY #### switching characteristics at 25°C free-air temperature | | DADAMETER | ***** ***************** | В | Α | UNIT | |--------|------------------------------------------------------------------------|--------------------------|-----------------------------------|--------|------| | l | PARAMETER | TEST CONDITIONS | (SEE NO | OTE 3) | UNII | | ta(ad) | Access time from address | | | 15 | ns | | tPLH | Propagation delay time, low-to-high-level output from E (enable time) | 0 - 25 - 5 | 3 | 8.5 | | | tPHL | Propagation delay time, high-to-low-level output from E (disable time) | C <sub>L</sub> = 3.5 pF, | 3 | 8.5 | ns | | TLH | Transition time, low-to-high-level output (20% to 80%) | R <sub>L</sub> = 50 Ω, | 1 | 2.5 | | | tTHL | Transition time, high-to-low-level output (80% to 20%) | See Figures 8 and 9 | 1 | 2.5 | ns | | tsR | Sense recovery time | | (SEF NOTE 3) 15 3 8.5 3 8.5 1 2.5 | ns | | NOTE 3: This data sheet uses the algebraic-limit system that has been adopted by the International Electrotechnical Commission. The A limit is the more positive (less negative) limit; the B limit is the less positive (more negative) limit. #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. The input waveforms are supplied by generators having the following characteristics: $Z_{out} = 50 \Omega$ , PRR = 2 MHz. Transition times of input waveforms are $2 \pm 0.1$ ns between the 20% and 80% levels and are determined with no device in the socket. - B. The waveforms are monitored on an oscilloscope having the following characteristics: $t_r \leqslant 0.35$ ns, $R_{in} = 50 \ \Omega$ . Input and output cables are equal lengths of $50 \ \Omega$ coaxial cable. - C. C<sub>L</sub> includes jig capacitance. - D. All address lines not under test must be biased to select a memory cell. - E. Enable line(s) not under test must be at a low logic level. FIGURE 8-TEST CIRCUIT # SERIES SN10000 MEMORIES #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. Voltage values on input waveforms are with respect to ground. - B. Sense recovery time can only be measured following the writing of a high-level input. - C. All enable inputs are low, read/write input is high. - D. Read/write input is high, other enable input(s) is(are) low, bit location addressed contains high-level data. FIGURE 9-VOLTAGE WAVEFORMS ### SERIES SN10000 **MEMORIES** SUPPLY VOLTAGE VEE Supply Voltage V FIGURE 11 -04 #### TYPICAL CHARACTERISTICS<sup>†</sup> Output Voltage 0 <sup>†</sup>The ambient temperature conditions assume air moving perpendicular to the longitudinal axis and parallel to the seating plane of the device at a velocity of 500 feet per minute with the device under test soldered to a 4 x 6 x 0.062-inch double-sided 2-oz copper-clad circuit board. 220 #### **ECL MEMORIES MECHANICAL DATA** #### MECHANICAL DATA AND ORDERING INSTRUCTIONS #### general The availability of a particular Series SN10000 part in a particular package is denoted by an alphabetical reference above the pin-connection diagrams. Series SN10000 memories are available in the J and JE ceramic packages. Orders for these circuits should include the package outline letter(s) (J or JE) at the end of the circuit type number; e.g., SN10139J, SN10145JE. #### J ceramic dual-in-line package This hermetically sealed, dual-in-line package consists of a ceramic base, ceramic cap, and 16-lead frame. The package is intended for insertion in mounting-hole rows on 0.300-inch centers. Once the leads are compressed to 0.300-inch separation, sufficient tension is provided to secure the package in the board during soldering. Tin-plated (bright-dipped) leads require no additional cleaning or processing when used in soldered assembly. #### JE ceramic dual-in-line package This ceramic dual-in-line package has 16 leads attached by brazing and a gold-plated lid hermetically sealed to the header at relatively low temperature using a solder preform. The package is intended for insertion in mounting-hole rows on 0.300-inch centers. The gold-plated leads require no additional cleaning or processing when used in soldered or welded assembly. NOTES: a. Each pin centerline is located within 0.010 inch of its true longitudinal position. b. All dimensions are in inches unless otherwise noted NOTES: a. Terminal identification is provided by either a notch with a nominal radius of 0.032 inch or a dot on the body near the number-one terminal. - Each pin centerline is located within 0.010 inch of its true longitudinal position. - c. All dimensions are in inches. # Microprocessors and Microcomputers 6 # SBP0400 4-Bit Parallel Binary Processor Element Four SBP0400 Processor Elements Configured for 16-Bit Parallel Machine with Full Carry Look-Ahead #### TENTATIVE DATA This document provides tentative information on a new product. Texas Instruments reserves the right to change specifications for this product in any manner without notice. #### **SBP0400** #### 4-BIT PARALLEL BINARY PROCESSOR ELEMENT #### DESCRIPTION The SBP0400 is a 4-bit parallel binary processor element monolithically integrating >1450 gates and mounted in a single 40-pin package. This versatile processor building block is implemented in a highly advanced bipolar technology which achieves a new level of performance/cost efficiency in the design and manufacture of digital processors. Primary among the SBP0400's architectural features are: - Full parallel access to all control, data and address I/O functions - 16-operation arithmetic/logic unit (ALU) implemented with full carry look-ahead - 8-word general register file including program counter with incrementor - Two 4-bit working registers for both single- and double-length operations - Scaled-shifting multiplexers with end conditions handled on-chip - On-chip control transformation generated by versatile factory programmable logic array (PLA). The SBP0400's logic is fully static and expandable in 4-bit multiples with full carry look-ahead for construction of any size processor or control element. Featuring a powerful standard repertoire of 512 one-clock operations programmed into its PLA, the SBP0400 is designed specifically to provide a cost-effective solution to a wide range of applications from micro-controllers thru mini-computers to multi-processor systems. The added flexibility of designing an SBP0400 system to emulate other systems provides a significant cost-savings potential that can be realized through the utilization of existing software. Potential savings are further compounded by the economics of ultra-large scale integration, reduced package requirements, and reduced power levels. Unlike processor elements containing fixed instruction sets, direct user sequencing of the operation set allows user synthesis/emulation of virtually any instruction/instruction set when sequential controls are provided. The functional power of the SBP0400 is characterized in its ability to perform, in a single clock cycle, any one of 459 nonredundant operations: - Operand modifications or combination via 8 arithmetic or 8 Boolean functions of the ALU - Data transfers . . . register-to-memory, memory-toregister, register-to-register - Single- or double-precision arithmetic shifts of singleor double-signed binary words - · Single- or double-precision logical shifts or circulates - Single-clock ALU/shift combinations to simplify implementation of single- or double-signed iterative multiply and non-restore divide algorithms #### Additional features include: - Instruction "Look-ahead" capability to overlap instruction fetch and execute - Relative position control establishes "End" conditions for definition of multifunction pins. #### INTEGRATED INJECTION LOGIC, 12L I<sup>2</sup>L is a highly efficient new bipolar technology which reduces a basic gate function to a single current injected transistor switch. The logical simplicity of a single geometry gate requiring no isolation, no load resistors and no ground metalization, achieves gate component densities 10 times those of conventional TTL or CMOS. I<sup>2</sup>L circuits can be operated along a virtually constant speed/power product value over several magnitudes of injector current to achieve either nanosecond speeds or microwatt power dissipation. The SBP0400 utilizes non-isolated $I^2L$ technology with the following results: - Operation propagation times . . . 110-530 ns at 128 mW nominal power - Operates from a single power source capable of +0.85 V minimum at desired injector current - · Static, D. C. edge-triggered operation - . Fully TTL compatible at nominal injector current - SBP0400M operates over full -55°C to 125°C military temperature range - SBP0400C operates over industrial temperature range of 0°C to 70°C - Speed/power performance selectable over a wide range. ### SBP0400 NORMALIZED PROPAGATION DELAY TIME ### SBP0400 4-BIT PARALLEL BINARY PROCESSOR ELEMENT THE SBP0400 WILL ALSO BE OFFERED IN A HERMETIC CERAMIC DUAL-IN-LINE PACKAGE. ### 4-BIT PARALLEL BINARY PROCESSOR ELEMENT #### OPERATION-SELECT WORD The 9-bit operation select word consists of the 4 bit OP, 2 bit D, and 3 bit S fields as illustrated | | OP-F | IELD | | D-F | ELD | S | FIEL | .D | |-----|------|------|-----|-----|-----|----|------|----| | X | x | х | х | X | X | × | X | X | | OP3 | OP2 | OP1 | OPO | D1 | DO | 52 | S1 | SO | OP-FIELD . . . Primarily defines the 8 arithmetic and 8 logical operations associated with ALU functions defined below D-FIELD . . . In addition to stipulat ing the single- or double-precision word length, this field assimilates and extends the interactivity of the operation select word. S-FIELD . . . Primarily defines operation source (DIB, RF, WR, XWR) and destinations (DOB, RF, WR, XWR, AOB). Register file selections for operations form I through IV are shown below. #### ALU FUNCTION-SELECT TABLE | | | AD | ITHMETIC OPERATIONS | | LOGIC OPERATIONS | |-----|--------|-----|----------------------|----------------|---------------------| | | ALU | | ACTIVE HIGH DA | | ACTIVE HIGH | | SE | LECTIO | ON | ALUCIN = H | ALUCIN = L | DATA | | OP2 | OP1 | OP0 | (WITH CARRY) | (NO CARRY) | OP3 = H, ALUCIN = X | | 0 | 0 | 0 | Fn = Low | Fn = High | Fn = AnBn | | 0 | 0 | 1 | Fn = B - A | Fn = B - A - 1 | Fn = An ⊕ Bn | | 0 | 1 | 0 | Fn = A B | Fn - A - B - 1 | Fn = An ⊕ Bn | | 0 | 1 | 1 | Fn = A plus B plus 1 | Fn ≈ A plus B | Fn ⁻ ĀnBn | | 1 | 0 | 0 | Fn = B plus 1 ' | Fn = B | Fn - AnBn | | 1 | 0 | 1 | Fn = B plus 1 | Fn = B | Fn = An + Bn | | 1 | 1 | 0 | Fn = A plus 1 | Fn = A | Fn - Ān + Bn | | 1 | 1 | 1 | Fn = Ā plus 1 | Fn = Ā | Fn = An + Bn | NOTE. Positive logic is used throughout. 1 = high, 0 = low #### REGISTED FILE SELECTION TABLE | S | FIEL | D | REGISTER | |----|-----------|----|----------| | S2 | <b>S1</b> | SO | SELECT | | 0 | 0 | 0 | RF0 | | 0 | 0 | 1 | RF1 | | 0 | 1 | 0 | RF2 | | 0 | 1 | 1 | RF3 | | 1 | 0 | 0 | RF4 | | 1 | 0 | 1 | RF5 | | 1 | 1 | 0 | RF6 | | 1 | 1 | 1 | PC | OPERATION FORM II #### **OPERATION SETS** In order to maximize the efficiency of available transformation logic, interactivity between the three fields is best categorized by six operation forms. These six powerful operations, forms 1 - VI, represent 45 flexible operation types. Combining the operation types with the ALU functions and eight RF combinations results in 459 unique, one-clock, operations. The remaining 53 are redundant operations. The six operation forms are: I. A (ALU) B - A or B or C II. A plus B plus ALUCIN - A or B or C III A - B IV. (WR +/- A plus ALUCIN) SHIFTED · WR V. (WR plus ALUCIN) SHIFTED - WR VI. (WR plus ALUCIN, XWR) SHIFTED → (WR, XWR) When a form I through form IV operation type specifies the RF as an operand source and/or destination, the operation select word S-field selects a particular RF register to be utilized in execution of the operation as shown above. #### OPERATION FORM I Operation form I can be utilized to perform 1 of 16 ALU functions, selected by the Operation-Select Word OP-field, on 2 of 4 operand sources, (RF, WR, XWR, DIB). The result is transferred to 1 of 4 operand destinations (RF, WR, XWR, #### ---- | OPERATION TYPE | | | OPERA | TIO | V FO | RMI | | | | |-------------------|-------|------|---------------|-----|------|-----|-----|-------------|--| | RF ALU WR - RF | ALU. | 0000 | -1111 | 0 | 0 | RF | 000 | <b>→111</b> | | | RF ALU WR → WR | ALU I | 0000 | - 1111 | 0 | 1 | RF | 000 | -111 | | | *DIB ALU WR - DOB | ALU I | 0000 | -1111 | 1 | 1 | 0 | 0 | 0 | | | *DIB ALU WR WR | ALU | 0000 | -1111 | 1 | 1 | 0 | 0 | 1 | | | DIB ALU XWR →WR | ALU I | 0000 | <b>→ 1111</b> | 1 | 1 | 0 | 1 | 1 | | | DIB ALU WR - XWR | ALU I | 0000 | +1111 | 1 | 1 | , | 0 | 0 | | | DIB ALU XWR - XWR | ALU | 0000 | <b>→</b> 1111 | - 1 | 1 | 1 | 1 | 0 | | | DIB ALU XWR - DOB | ALU | 0000 | -1111 | ٦ | 1 | 1 | 1 | 1 | | | | OP3 | - | OP0 | DI | DO | \$2 | S1 | SO | | NOTE When PC PRIORITY IS low WR - AOB XWR - AOB #### OPERATION FORM II Operation form II can be utilized to arithmetically sum 1 or 2 operand sources (RF, WR, XWR, DIB) and a ripplecarry in (ALUCIN). The result is transferred to 1 of 4 operand destinations (RF, WR, XWR, DOB). #### OPERATION TYPE | RF plus WR plus ALUCIN · XWR | 0 | 0 | 1 | 1 | 1 | 0 | RF ( | 000 | <b>-</b> 111 | |--------------------------------|---|----|-----|----|----|----|------|-----|--------------| | RF plus DIB plus ALUCIN → WR | 0 | 1 | 0 | 0 | 1 | 0 | RF I | 000 | - 111 | | RF plus DIB plus ALUCIN · XWR | 0 | 1 | 0 | 1 | 1 | 0 | RF ( | 000 | -111 | | RF plus DIB plus ALUCIN * RF | n | 1 | 1 | 1 | 1 | 0 | RF I | 000 | <b>→ 111</b> | | RF plus XWR plus ALUCIN - WR | 1 | 1 | 0 | 0 | 1 | 0 | RF I | 000 | - 111 | | RF plus XWR plus ALUCIN · XWR | 1 | 1 | 0 | 1 | 1 | 0 | RF ( | 000 | * 111 | | KWR plus ALUCIN - RF | 1 | 1 | 1 | 0 | 1 | 0 | RF ( | 000 | - 111 | | DIB plus WR plus ALUCIN · XWR | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | DIB plus WR plus ALUCIN · DOB | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | DIB plus XWR plus ALUCIN - WR | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | DIB plus XWR plus ALUCIN · XWR | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | | KWR plus ALUCIN - DOB | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | | | O | -3 | - 0 | P0 | D١ | DO | \$2 | S1 | 50 | ### SBP0400 4-BIT PARALLEL BINARY PROCESSOR ELEMENT #### **OPERATION FORM III** Operation form III can be utilized to transfer 1 of 2 operand sources (RF, DIB) to 1 of 4 operand destinations (RF, WR, XWR, DOB). | OPERATION TYPE | | | | OPER | RATIO | N FOR | RM III | |----------------|----|-----|-----|------------|-------|-------|---------------| | DIB - RF | 1 | 1 | 1 | 1 | 1 | 0 | RF 000 → 111 | | RF → DOB | 0 | 0 | 0 | 0 | ١ ، | 0 | RF 000 → 111 | | RF → XWR | 0 | 0 | 0 | 1 | 1 | 0 | 9F. 000 → 111 | | DIB - WR- | 0 | 1 | 1 | 0 | 1 | 0 | x | | 0.0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 1 0 | | DIB - XWR | 0 | 0 | 0 | 1 | 1 | 1 | 0 1 0 | | DIB → DOB | 1 | 1 | 1 | 1 | 1 | 1 | 0 1 0 | | 0.0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 1 0 | | | OP | 3 - | + c | <b>P</b> 0 | D1 | D0 | S2 S1 S0 | #### **OPERATION FORM IV** Operation form IV can be utilized to either: - arithmetically sum the WR and the ripple carry-in (ALUCIN) with 1 of 2 operand sources (RF, DIB), arithmetically double-precision shift the result to the right, and transfer the shifted result to the WR and XWR: - arithmetically sum the WR and the ripple carry-in (ALUCIN) with 1 of 2 operand sources (RF, DIB), double-precision circulate the result to the left, and transfer the circulated result to the WR and XWR; - arithmetically subtract 1 of 2 operand sources (RF, DIB) and -1 from the WR, arithmetically add the ripple carry-in (ALUCIN), double-precision circulate the result to the left, and transfer the circulated result to the WR and XWR. #### OPERATION TYPE OPERATION FORM IV (WR - DIB - 1 plus ALUCIN) LCIR - WR XWR 1000 0 1 0 (WR plus DIB plus ALUCIN) LCIR → WR. XWR 1001 1000 10 RF 000 - 111 (WR - RF - 1 plus ALLICIN) LCIR → WR XWR (WR plus RF plus ALUCIN) LCIR - WR, XWR 1001 10 RF 000 -111 1010 10 x x x (WR plus ALUCIN) RSA - WR. XWR -1010111 0 1 0 (WR - DIB - 1 plus ALUCIN) RSA → WR XWR 0010111 0 1 0 (WR plus DIB plus ALUCIN) RSA →WR, XWR 101111 0 1 0 (WR -- RF - 1 plus ALUCIN) RSA -- WR, XWR 0010 10 RF 000 -11 1011 10 RF 000 - 111 (WR plus RF plus ALUCIN) RSA → WR. XWR OP3 +OP0 D1D0 S2 S1 S0 #### OPERATION FORM V Operation form V can be utilized to perform single precision shifts on the contents of the WR, placing the result in the WR. The WR may be logically shifted left or right (LSL, RSL), arithmetically shifted left or right (LSA, RSA), or circulated left or right (LCIR, RCIR). In operation form V shifts, the MSB of the ALU is utilized as the sign-bit. As the WR is passed through the ALU during form V and VI the ALUCIN is active and should be held at a low logic level for true shifts. #### OPERATION FORM VI Operation form VI can be utilized to perform doubleprecision shifts on the contents of WR in conjunction with XWR. The WR in conjunction with the XWR may be: - logically shifted left or right (LSL, RSL); arithmetically shifted left or right (LSA, RSA) single- - or double-signed; circulated left or right (LCIR, RCIR). In OPERATION FORM VI arithmetic shifts, the MSB of the ALU is utilized as the sign bit. For single signed arithmetic shifts the MSB of the ALU is placed in the MSB of the WR. For double signed arithmetic shifts, the MSB of the ALU is placed in the MSBs of both the WR and XWR. In an expanded system, double-precision shift data flows as shown below. | Injector current, I <sub>CC</sub> . | | | | | | | | | 1 | 170 | m | Α | |-------------------------------------|-----|-----|-----|-----|--|--|----|-----|----|-----|-----|---| | Input voltage (see Note 1) | ) | | | | | | | | | | 4 | ٧ | | Off-state output voltage | | | | | | | | | | | 4 | ٧ | | Operating free-air tempera | tur | e r | ang | ge: | | | | | | | | | | SBP0400M | | | | | | | -5 | 5°C | to | 1 | 25° | С | | SBP0400C | | | | | | | | 0° | c. | to | 70° | С | | Storage temperature range | | | | | | | 6 | 5°C | to | 1! | 50° | С | NOTE 1: Voltage values are with respect to network ground terminal. absolute maximum ratings (over operating free-air temperature range, unless otherwise noted) ### SBP0400 power source The SBP0400 can be operated from any d-c power source. voltage or current, capable of supplying the desired operating current at a minimum of +0.85 volts. A simple current source is shown in the adjacent diagram. In this example a 5-volt power supply and 150 mA nominal injector current have been selected for high-speed performance with full TTL compatibility. This ohm's law solution applies for calculating the dropping resistor value for any combination of supply voltage and injector current. #### recommended operating conditions | | | | SBP0400f | vi . | S | BP0400C | | UNIT | |--------------------------------------------|------------------------------------------------------------|------|----------|------|------|---------|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | ONII | | Supply current, ICC | | 135 | 150 | 165 | 140 | 150 | 160 | mA | | High-level output voltage, VOH | | | | 3.3 | | | 3.3 | V | | | Any AOB, X, Y, or ALUCOUT | | | 20 | | | 20 | | | Low level output current, IOI | Any DOB, or XWR MSB/LSB' | | | 10 | | | 10 | mA. | | cow level output current, TOE | XWRLFT, XWRRT, WRRT, WRLFT,<br>PCCOUT/BMSB, ENINCBY 2/AMSB | | | 5 | | | 5 | '''^ | | Mildel of all all a land | High | 750 | | | 750 | | | | | Width of clock pulse, tw(clock) | Low | 250 | | | 250 | | | ns | | Setup time, t <sub>setup</sub> (any input) | | 2001 | | | 2001 | | | ns | | Hold time, thold (any input) | | Of | | | Of | | | ns | | Operating free-air temperature, Ta | | -55 | | 125 | 0 | | 70 | °C | TRising edge of clock pulse is reference electrical characteristics (over recommended operating free-air temperature range, unless otherwise noted) | | PARAMETER | TEST CON | IDITIONS† | | BP0400M | A | 5 | BP04000 | ; | UNIT | |----------------|--------------------------------|----------------------------|--------------------------------------------------|-----|---------|------|-----|---------|------|------| | | | 100. | 101110143 | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNII | | VIH | High-level input voltage | | | 2 | | | 2 | | | ٧ | | VIL | Low-level input voltage | | | | | 0.8 | | | 0.8 | V | | VI | Input clamp voltage | ICC = MIN, | I <sub>1</sub> = -12 mA | | | -1.5 | T | | -1.5 | V | | ЮН | High-level output current | ICC = MIN,<br>VIL = 0.8 V, | V <sub>IH</sub> = 2 V<br>V <sub>OH</sub> = 3.3 V | | | 400 | | | 250 | μА | | VOL | Low-level output voltage | ICC = MIN,<br>VIL = 0.8 V, | VIH = 2 V | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | | Clock, PCCIN | | | | 500 | 750 | | 500 | 750 | | | 1 <sub>j</sub> | Input current All other inputs | ICC = MAX, | V <sub>1</sub> = 3.3 | | 250 | 375 | | 250 | 375 | μΑ | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions ‡All typical values are at ICC = 150 mA, T<sub>A</sub> = 25°C. #### SCHEMATICS OF EQUIVALENT INPUTS, OUTPUTS, INPUTS/OUTPUTS ### switching characteristics (ICC = 150 mA, TA = 25°C) | PARAMETER | FROM | то | TEST CO | NDITIONS | TYPICAL | UNIT | |--------------|---------------|-------------------------------|--------------|---------------|---------|------| | TPLH OF TPHL | DIB | DOB | VIA A BUS, B | YPASS ALU | 250 | ns | | TPLH OF TPHL | DIB | DOB | VIA A BUS, T | HRU ALU | 380 | ns | | tPLH or tPHL | DIB | DOB | VIA B BUS, T | HRU ALU | 500 | ns | | tPLH or tPHL | PC PRIORITY | AOB | | | 180 | ns | | tPLH or tPHL | ALUCIN | ALUCOUT | | | 180 | ns | | TPLH OF TPHL | DIB | ENINCBY2/AMSB | POSO = X, | POS1 = H | 180 | ns | | tPLH or tPHL | DIB | PCCOUT/BMSB | POSO = X, | POS1 = H | 250 | ns | | tPLH or tPHL | POS0, or POS1 | ENINCBY2/AMSB or PCCOUT/BMSB | | | 180 | ns | | tPLH or tPHL | PCCIN | PCCOUT | | | 110 | ns | | tPLH or tPHL | ALUCIN | DOB | | | 310 | ns | | tPLH or tPHL | CLOCK | PCCOUT/BMSB | POS0 = X, | POS1 = H | 350 | ns | | tPLH or tPHL | CLOCK | DOB | VIA A BUS, B | YPASS ALU | 350 | ns | | tPLH or tPHL | CLOCK | DOB | VIA A BUS, 1 | THRU ALU | 500 | ns | | tPLH or tPHL | CLOCK | ENINCBY2/AMSB | POSO = X, | POS1 = H | 280 | ns | | tPLH or tPHL | CLOCK | DOB | VIA B BUS, T | HRU ALU | 530 | ns | | TPLH OF TPHL | CLOCK | X, Y, or ALUCOUT | VIA A OR B E | BUS, THRU ALU | 440 | ns | | TPLH OF TPHL | CLOCK | AOB | | | 350 | ns | | tPLH or tPHL | CLOCK | WRLFT, WRRT, XWRLFT, or XWRRT | | | 500 | ns | | tPLH or tPHL | CLOCK | XWR MSB | POS0 = H, | POS1 = H | 350 | ns | | TPLH OF TPHL | CLOCK | XWR LSB | POS0 = H, | POS1 = L | 350 | ns | - 1 for next address. - 2. At 11 execute DIB → WR and fetch address of next instruction. 3. At 12 execute (WR plus ALUCIN) RSA → WR and fetch address of next instruction. NOTE: When taken high the PC priority input overrides any OR instruction and routes program-counter (PC) contents to AOB. PC can be incremented by the clock to generate next address at the AOB. **TYPICAL SEQUENCE FOR SBP0400** ### SBP0400 ### 4-BIT PARALLEL BINARY PROCESSOR ELEMENT #### **FUNCTIONAL DESCRIPTION** | PIN NUMBER | PIN NAME | PIN FUNCTION | INPUT, OUTPUT, OR INPUT/OUTPUT | |------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 1 2 | D1<br>D0 | 2-bit, "D" field of the Operation-Select Word. | Input<br>Input | | 3 | 52 | 3-bit, "S" field of the Operation-Select Word | Input | | 4 | S1 | designates, in general, a particular RF | Input | | 5 | so | as an operand source/destination. | Input | | 6 | XWRLFT | Bidirectional I/O, low active, shift accommodation for the<br>XWR. Receives double-precision right-shift data; outputs<br>double-precision left-shift data. Becomes XWRLFT (high<br>active) internality | Bidirectional Input/outpu | | 7 | XWRRT | Bidirectional I/O, low active, shift accommodation. Receives double-precision left-shift data; outputs double precision right-shift data. Becomes XWRRT (high active) internally. | Bidirectional Input/outpu | | 8 | XWR<br>MSB/LSB | MSB of the XWR if in the most-significant 4-bit-slice position (MSP) and LSB if in the least-significant 4-bit slice position (LSP) | Output | | 9 | WART | Bidirectional I/O, low active, shift accommodation for ALU output data. Receives left-shift data. Outputs right-shift data. Becomes WRRT (high active) internally. | Bidirectional Input/outpu | | 10 | WRLFY | Bidirectional I/O, low active, shift accommodation for ALU output data. Receives right-shift data; outputs left-shift data Becomes WRLFT (high active) internally. | Bidirectional Input/output | | 11 | ALUCIN | Receives, high active, ALU ripple carry-in data. | Input | | 12 | DOB0 | | Output | | 13 | DOB1 | 4-bit, parallel, high active, data-out bus. | Output | | 14 | DOB2 | (DOB3 - DOB0) | Output | | 15 | DOB3 | | Output | | 16 | DIB3 | | Input | | 17 | DIB2 | 4-bit, parallel, high active, data-in bus. | Input | | 24 | DIB1 | (DIB3 → DIB0) | Input | | 25 | DIBO | 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | Input | | 18 | PCCIN | In all position, directs the program counter to increment by 1 or 2, depending on the level applied to ENINCBY2, on the next low-to-high clock transition. | Input | | 19 | PCCOUT/<br>BMSB | In any position but MSP, PCCOUT is the program counter output applied to the next more significant package PCCIN. In the MSP, outputs the MSB of the "B" bus. | Output | | 20 | GND | Common or ground terminal | Supply common | | 21 | POS0 | Directs internal and input/output end-conditions required to define | Input | | 22 | POS1 | the relative position of each SBP0400 when a number is cascaded to implement > 4-bit word lengths. See double-precision shift data flow | Input | | 23 | ENINCBY2/<br>AMSB | In the least-significant 4-bit slice position (LSP), ENINCBY2 * H in conjunction with PGCIN * L directs the PROGRAM COUNTER to increment by a displacement of 2 on the next clock. In the most significant 4-bit slice position (MSP), outputs the MSB of the "A" BUS. | Bidirectional Input/outpu<br>(LSP) (MSI | | 26 | CLOCK | Clock | Input | | 27 | INJECTOR 1 | One of two supply current sources. Connect to pin 40. | Supply input | | 28 | AOB3 | | Output | | 29 | AOB2 | 4-bit, parallel, high active, address-out bus | Output | | 31 | AOB1 | (AOB3 → AOB0) | Output | | 32 | AOB0 | | Output | | 30 | PC<br>PRIORITY | Selects program counter to the address-out bus (high active). Overrides internal direction of address-out bus. | Input | | 33 | × | ALU carry-propagate | Output | | 34 | Ÿ | ALU carry-generate | Output | | | | | | | 35 | ALUCOUT | Outputs, high active, ALU ripple carry-out data | Output | | 36 | OP3 | This 4-bit, "OP" field of the Operation-Select Word designates | Input | | 37 | OP2 | in general, 1 of 16 ALU functions. | Input | | 38 | OP1 | " | Input | | 39 | OP0 | | Input | | | INJECTOR 2 | One of two supply current sources, Connect to pin 27, | Supply input | TI cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement # TMS1000 Series # MOS/LSI One-Chip Microcomputers #### 1. THE ONE-CHIP MICROCOMPUTERS FROM TEXAS INSTRUMENTS #### 1.1 DESCRIPTION The TMS 1000 series is a family of P-channel MOS four-bit microcomputers with a ROM, a RAM, and an arithmetic logic unit on a single semiconductor chip. The TMS 1000 family is unique in the field of microprocessors because this device is a single-chip binary computer. A customer's specification determines the software that is reproduced during wafer processing by a single-level mask technique that defines a fixed ROM pattern. As summarized in Table 1, the TMS 1000 and TMS 1200 are the basic 1024-instruction ROM microcomputers. The TMS 1070 and TMS 1270 interface directly to high-voltage displays and use instructions identical to the TMS 1000/1200 devices. To increase the software capacity in one chip, the TMS 1100 and TMS 1300 provide twice the ROM and RAM size of the TMS 1000/1200. The design support for the entire series includes software assembler and simulator, hardware simulator with debug control, and system evaluator devices for prototype fabrication. TABLE 1 4-BIT MICROCOMPUTER FEATURES | | TMS 1000 | TMS 1200 | TMS 1070 | TMS 1270 | TMS 1100 | TMS 1300 | | |-------------------------------------------|--------------|----------------|--------------|----------------|---------------|----------------|--| | Package Pin Count | 28 Pins | 40 Pins | 28 Pins | 40 Pins | 28 Pins | 40 Pins | | | Instruction Read Only Memory | 1024 X 8 Bit | s (8,192 Bits) | 1024 X 8 Bit | s (8,192 Bits) | 2048 X 8 Bit | s (16,384 Bits | | | Data Random Access Memory | 64 X 4 Bits | (256 Bits) | 64 X 4 Bits | (256 Bits) | 128 X 4 Bit | s (5/2 Bits) | | | "R" Individually Addressed Output Latches | 11 | 13 | 11 | 13 | 11 | 16 | | | "O" Parallel Latched Data Outputs | 8 8 | Bits | 8 Bits | *10 Bits | 8 8 | Bits | | | Maximum-Rated Voltage (O, R, and K) | 20 | ) V | 3. | s V | 20 | ) V | | | Working Registers | 2-4 Bit | s Each | 2-4 Bit | s Each | 2-4 Bit | its Each | | | Instruction Set | See Table | 2, Page 9 | See Table | 2, Page 9 | See Table | 3, Page 15 | | | Programmable Instruction Decoder | Y | es | Y | es | Y | es | | | On-Chip Oscillator | Y | es | Yı | es | Yı | es | | | Power Supply/Typical Dissipation | 15 V/9 | 0 mW | 15 V/9 | 0 mW | 15 V/10 | 05 mW | | | Time-Share Assembler Support | Y | es | Y | es | Y | es | | | Time-Share Simulator Support | Y | es | Y | es | Y | es | | | Hardware Evaluator and<br>Debugging Unit | н | HE-2 HE-2 | | -2 | н | -2 | | | System Evaluator Device with | SE | -1 | SE | -1 | SE | -2 | | | External Instruction Memory | (TMS1 | 099 JL) | (TMS 10 | 099 JL) | (TMS 1098 JL) | | | <sup>\*</sup>The HE 2 does not have a decoder for the extra O outputs #### 1.2 DESIGN SUPPORT Through a staff of experienced application programmers, Texas Instruments will, upon request, assist customers in evaluating applications, in training designers to program the TMS 1000 series, and in simulating programs. TI will also contract to write programs to customer's specifications. TI developed assemblers and simulators for aiding software designs. These assembler and simulator programs are available on nationwide time-sharing systems and at TI computer facilities. FIGURE 1 - TMS 1000 SERIES ALGORITHM DEVELOPMENT #### 1.3 APPLICATIONS One major advantage of the TMS 1000 series is flexibility. The TMS 1000 series is effective in applications such as printer controllers, data terminals, remote sensing systems, cash registers, appliance controls, and automotive applications. A data terminal is a useful example. In Figure 2, a sample interconnect diagram shows how the R outputs control a universal asynchronous receiver/transmitter (UART), display scan, and keyboard scan. The ROM controls data output to the appropriate display digit or to the transmitter section of the UART. A routine in the ROM program controls selection of incoming data through the K-input ports. Two dedicated R outputs (load and ready reset) control the UART's transmit and receive modes. The remaining R outputs both scan the display and select inputs. The SN74157 TTL devices multiplex eight bits of the incoming data word, four bits of UART status, and the four key input lines. Through the TMS 1000 series' versatility, a wide range of systems realize reduced costs, fewer parts, and high reliability. NOTE. Discrete components for level shifting and other functions are not shown FIGURE 2 - BLOCK DIAGRAM OF TYPICAL APPLICATION-TERMINAL CONTROLLER #### 2. TMS 1000/1200 AND TMS 1070/1270 MICROCOMPUTERS #### 2.1 INTRODUCTION The TMS 1000/1200 and TMS 1070/1270 are identical except for maximum voltage ratings for the K inputs and the O and R outputs, and the TMS 1270 has a total of ten O outputs. See Section 5 for a TMS 1070/1270 description. The microcomputer's ROM program controls data input, storage, processing, and output. Data processing takes place in the arithmetic logic unit. K input data goes into the ALU, as shown in Figure 3, and is stored in the four-bit accumulator. The accumulator output accesses the output latches, the RAM storage cells, and the adder input. Data storage in the 256-bit RAM is organized into 64 words, four bits per word. The four-bit words are conveniently grouped into four 16-word files addressed by a two-bit register. A four-bit register addresses one of the 16 words in a file by ROM control. The O outputs and the R outputs are the output channels. The eight parallel O outputs are decoded from five data latches. The O outputs serve many applications because the decoder is a programmable logic array (PLA) that is modified by changing the gate-level mask tooling. Each of the thirteen R outputs of the TMS 1200 and the eleven R outputs on the TMS 1000 has an individual storage element that can be set or reset by program control. The R outputs send status or enable signals to external devices. The R outputs strobe the O outputs to displays, to other TMS 1000 series chips, or to TTL and other interface circuits. The same R outputs multiplex data into the K inputs whenever necessary. There are 43 basic instructions that handle I/O, constant data from the ROM, bit control, internal data transfer, arithmetic processing, branching, looping, and subroutines. The eight-bit instruction word performs 256 unique operations for maximum efficiency. Section 2.9 defines the standard instruction set, which is optimized for most programs. Microprogramming for special applications is possible, and the operations of the instruction set can be modified by the same mask-tooling step that programs the ROM and the O output PLA. FIGURE 3 - TMS 1000/1200 LOGIC BLOCKS #### 2.2 ROM OPERATION The sequence of the 1024 eight-bit ROM instructions determines the device operation. There are 16 pages of instructions with 64 instructions on each page. After power-up the program execution starts at a fixed instruction address. Then a shift-register program counter sequentially addresses each ROM instruction on a page. A conditional branch or call subroutine instruction may alter the six-bit program-counter address to transfer software control. One level of subroutine return address is stored in the subroutine return register. The page address register (four bits) holds the current address for one of the 16 ROM pages. To change pages, a constant from the ROM loads into the page buffer register (four bits), and upon a successful branch or call, the page buffer loads into the page address register. The page buffer register also holds the return page address in the call subroutine mode. #### 2.3 RAM OPERATION There are 256 addressable bits of RAM storage available. The RAM is comprised of four files, each file containing 16 four-bit words. The RAM is addressed by the Y register and the X register. The Y register selects one of the 16 words in a file and is completely controllable by the arithmetic unit. The TMS 1000 series has instructions that: Compare Y to a constant, set Y to a constant, increment or decrement Y, and/or perform data transfer to or from Y. Two bits in the X register select one of the four 16-word files. The X register is set to a constant or is complemented. A four-bit data word goes to the RAM location addressed by X and Y from the accumulator or from the constants in the ROM. The RAM output words go to the arithmetic unit and can be operated on and loaded into Y or the accumulator in one instruction interval. Any selected bit in the RAM can be set, reset, or tested. #### 2.4 ARITHMETIC LOGIC UNIT OPERATION Arithmetic and logic operations are performed by the four-bit adder and associated logic. The arithmetic unit performs logical comparison, arithmetic comparison, add, and subtract functions. The arithmetic unit and interconnects are shown in Figure 4. The operations are performed on two sets of inputs, P and N. The two four-bit parallel inputs may be added together or logically compared. The accumulator has an inverted output to the N selector for subtraction by two's complement arithmetic. The other N inputs are from the true output of the accumulator, the RAM, constants, and the K inputs. The P inputs come from the Y register, the RAM, the constants, and the K inputs. Addition and subtraction results are stored in either the Y register or the accumulator. An arithmetic function may cause a carry output to the status logic. Logical comparison may generate an output to status. If the comparison functions are used, only the status bit affects the program control, and neither the Y register's nor the accumulator register's contents are affected. If the status feedback is a logic one, which is the normal state, then the conditional branch or call is executed successfully. If an instruction calls for a carry output to status and the carry does not occur, FIGURE 4 - ALU AND ASSOCIATED DATA PATHS then status will go to a zero state for one instruction cycle. Likewise, if an instruction calls for the logical-comparison function and the bits compared are all equal, then status will go to a zero state for one instruction cycle. If status is a logic zero, then branches and calls are not performed successfully. #### 2.5 INPUT There are four data inputs to the TMS 1000-series circuit, K1, K2, K4, and K8. Each time an input word is requested, the data path from the K inputs is enabled to the adder. The inputs are either tested for a high level ( $\approx$ VgS), or the input data are stored in the accumulator for further use. The R outputs usually multiplex inputs such as keys and other data. Other input interfaces are possible. An external device that sends data out to the K-input bus at a fixed rate may be used with the TMS 1000 series when an initiating "handshake" signal is given from an R output. Data from the K inputs is stored periodically in synchronization with the predetermined data rate of the external device. Thus, multiple four-bit words can be requested and stored with only one R output supplying the control signal. #### 2.6 OUTPUT There are two output channels with multiple purposes, the R outputs and the O outputs. Thirteen latches store the R output data. The eight parallel O outputs come from a five-bit-to-eight-bit code converter, which is the O-output PLA. The R outputs are individually addressed by the Y register. Each addressed bit can be set or reset. The R outputs are normally used to multiplex inputs and strobe O output data to displays, external memories, and other devices. Also, one R output can strobe other R outputs that represent variable data, because every R output may be set or reset individually. For example, the Y register addresses each latch in turn, the variable data R outputs are set or reset; and finally, the data strobe R latch is set. The eight O outputs usually send out display or binary data that are encoded from the O output latches. The O latches contain five bits. Four bits load from the accumulator in parallel. The fifth bit comes from the status latch, which is selectively loaded from the adder output (see Figure 4). The load output command sends the status latch and accumulator information into the five output latches. The five bits are available in true or complementary form to 20 programmable-input NAND gates in the O output PLA. Each NAND gate can simultaneously select any combination of O0 through O7 as an output. The user defines this PLA's decoding to suit an optimum output configuration. As an illustration, the O output PLA can encode any 16 characters of eight-segment display information and additionally can transfer out a four-bit word of binary data. #### 2.7 THE INSTRUCTION PROGRAMMABLE LOGIC ARRAY The programmable instruction decode is defined by the instruction PLA. Thirty programmable-input NAND gates decode the eight bits of instruction word. Each NAND gate output selects a combination of 16 microinstructions. The 16 microinstructions control the arithmetic unit, status logic, status latch, and write inputs to the RAM. As an example, the "add eight to the accumulator, results to accumulator" instruction can be modified to perform a "add eight to the Y register, result to Y" instruction. Modifications that take away an instruction that is not used very often are desirable if the modified instructions save ROM words by increasing the efficiency of the instruction repertoire. A programmer's reference manual is available to explain PLA programming and the TMS 1000-series operation in detail. #### 2.8 TIMING RELATIONSHIPS Six oscillator pulses constitute one instruction cycle. All instructions are executed in one instruction cycle. The actual machine cycle period is determined by either a fixed external resistor and capacitor connected to the OSC1 and OSC2 pins (refer to Section 4), or an external clock input frequency. #### 2.9 SOFTWARE SUMMARY Table 2 defines the TMS 1000/1200 and TMS 1070/1270 standard instruction set with a description, mnemonic, and status effect. The mnemonics were defined for easy reference to the functional description. Eighteen mnemonics use an identifier to indicate the condition that satisfies the status requirement for a successful branch or call if the instruction is followed immediately by a branch or call command. "C" means that if the instruction generates a carry (status = one), then a following branch or call is executed. If a branch instruction does not follow or if there is no carry (status = zero), then the program counter proceeds to the next address without changing the normal counting sequence. "N" means that if no borrow (equal to a carry in two's complement arithmetic) is generated, an ensuing branch or call is taken. "2" indicates that if the two's complement of zero in the accumulator (instruction CPAIZ) is attempted with a branch or call following, then the branch or call is taken. "1", "LE", "NE", and "NEZ" are used to indicate conditions for branch and call for seven test instructions. The test instructions do not modify data at all; tests are used solely in conjunction with subsequent branches or calls. If an instruction that does not affect status is placed between an instruction that does affect status and a branch or call instruction, then the branch or call is always successful. This is true because status always returns to its normal state (status = one) after one instruction cycle, and branches and calls are taken if status equals one. TABLE 2 TMS 1000/1200 AND TMS 1070/1270 STANDARD INSTRUCTION SET | FUNCTION | MNEMONIC | | TUS<br>ECTS | DESCRIPTION | |-------------|----------|---|-------------|-----------------------------------------------------------------------------| | | | С | N | | | Register to | TAY | | | Transfer accumulator to Y register. | | Register | TYA | | | Transfer Y register to accumulator. | | | CLA | | | Clear accumulator. | | Transfer | TAM | | | Transfer accumulator to memory. | | Register to | TAMIY | | | Transfer accumulator to memory and increment Y register. | | Memory | TAMZA | | | Transfer accumulator to memory and zero accumulator. | | Memory to | TMY | | | Transfer memory to Y register. | | Register | TMA | | | Transfer memory to accumulator. | | | XMA. | | | Exchange memory and accumulator. | | Arithmetic | AMAAC | Y | | Add memory to accumulator, results to accumulator. If carry, one to status. | | | SAMAN | Y | | Subtract accumulator from memory, results to accumulator. | | | | | | If no borrow, one to status. | | | IMAC | Υ | | Increment memory and load into accumulator. If carry, one to status. | | | DMAN | Υ | | Decrement memory and load into accumulator. If no borrow, one to status. | | | IA | | | Increment accumulator, no status effect. | | | IYC | Y | | Increment Y register. If carry, one to status. | | | DAN | Y | | Decrement accumulator. If no borrow, one to status. | | | DYN | Y | | Decrement Y register. If no borrow, one to status. | | | A8AAC | Y | | Add 8 to accumulator, results to accumulator. If carry, one to status. | | | A10AAC | Y | | Add 10 to accumulator, results to accumulator. If carry, one to status. | | | A6AAC | Y | | Add 6 to accumulator, results to accumulator. If carry, one to status. | | | CPAIZ | Υ | | Complement accumulator and increment. If then zero, one to status. | | Arithmetic | ALEM | Y | | If accumulator less than or equal to memory, one to status. | | Compare | ALEC | Y | | If accumulator less than or equal to a constant, one to status. | | Logical | MNEZ | | Υ | If memory not equal to zero, one to status. | | Compare | YNEA | | Υ | If Y register not equal to accumulator, one to status and status latch. | | | YNEC | | Y | If Y register not equal to a constant, one to status. | - CONTINUED - TABLE 2 TMS 1000/1200 AND TMS 1070/1270 STANDARD INSTRUCTION SET (Continued) | FUNCTION | MNEMONIC | | TUS<br>ECTS | DESCRIPTION | |------------|----------|--------|-------------|---------------------------------------------------------------| | | | С | N | | | Bits in | SBIT | | | Set memory bit. | | Memory | RBIT | | | Reset memory bit. | | | TBIT1 | | Y | Test memory bit. If equal to one, one to status. | | Constants | TCY | | | Transfer constant to Y register. | | | TCMIY | | | Transfer constant to memory and increment Y. | | Input | KNEZ | | Y | If K inputs not equal to zero, one to status. | | | TKA | | | Transfer K inputs to accumulator. | | Output | SETR | | | Set R output addressed by Y. | | | RSTR | | | Reset R output addressed by Y. | | | TDO | | | Transfer data from accumulator and status latch to O outputs. | | | CLO | | ĺ | Clear O-output register. | | RAM 'X' | LDX | | | Load 'X' with a constant. | | Addressing | COMX | l<br>i | | Complement 'X'. | | ROM | BR | | | Branch on status = one. | | Addressing | CALL | | | Call subroutine on status = one. | | | RETN | | | Return from subroutine. | | | LDP | | | Load page buffer with constant. | NOTES: C:Y (Yes) means that if there is a carry out of the MSB, status output goes to the one state. If no carry is generated, status output goes to the zero state, N-Y (Yes) means that if the bits compared are not equal, status output goes to the one state. If the bits are equal, status output goes to the zero state A zero in status remains through the next instruction cycle only, If the next instruction is a branch or call and status is a zero, then the branch or call is not executed successfully. #### 2.10 SAMPLE PROGRAM The following example shows register addition of up to fifteen BCD digits. The add routine (flow charted in Figure 5) can use the entire RAM, which is divided into two pairs of registers. The definition of registers, for the purpose of illustration, is expanded to include the concept of a variable-length word that is a subset of a 16-digit file. Addition proceeds from the least-significant digit (LSD) to the most-significant digit (MSD), and carry ripples through the accumulator. The decrement-Y instruction is used to index the numbers in a register. The initial Y value sets the address for the LSD's of two numbers to be added. Thus, if Y equals eight at the start, the LSD is defined to be stored in M(X,8), [M(X,Y)] $\equiv$ contents of RAM word location X equals 0, 1, 2, or 3, and Y equals 0 to 15]. If Y is eight initially, M(X,7) is the next-most-significant digit. RAM DATA MAP BEFORE EXECUTING SAMPLE ROUTINE | FILE | REGISTER | Y-REGISTER ADDRESS | | | | | | | | | | | | | | | | |---------|----------|--------------------|-----|---|---|-----|---|---|---|-----|---|----|----|----|----|------|-----| | ADDRESS | REGISTER | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | | | ov | MSD | | | | | | | LSD | | | | | - | | | | X = 00 | D | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | | | | | | | | | | | OV | MSD | | | | | | | | | | | | | | LSD | | X = 01 | E | 0 | 1 | 2 | 3 | . 4 | 5 | 6 | 7 | 8 | 9 | 0 | 1 | 2 | 3 | 4 | 5 | | | | ov | MSD | | | | | | | | | | | | | | LSD | | X = 10 | F | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | | ov | MSD | | | | | | | LSD | | | | | | | | | X = 11 | G | 0 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | | | | 0.10 | | OV ≡ overflow, MSD ≡ most-significant digit, and LSD ≡ least-significant digit In the preceding RAM register assignment map, registers D and G are nine digits long, and registers E and F are 16 digits long. The sample routine calls the D plus $G \rightarrow D$ subroutine and the E plus $F \rightarrow E$ subroutine. After executing the two subroutines, the RAM contents are the following: | RAM DATA MAP AFTER | EXECUTING SAMPLE ROUTINE | |--------------------|--------------------------| | | | | FILE | | | | | | | | Y-RE | GISTE | RAD | DRES | S | | | | | | |---------|----------|----|-----|--------|---|---|---|------|-------|-----|------|----|----|----|----|----|-----| | ADDRESS | REGISTER | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | | | ov | MSD | ****** | | | | | | LSD | | | | | | | | | X = 00 | D | 1 | 8 | 6 | 4 | 1 | 9 | 7 | 5 | 3 | | | | | | | | | | | οv | MSD | | | | | | | | | | | | | | LSD | | X = 01 | . E | 0 | 6 | 6 | 6 | 6 | 6 | 7 | 7 | 7 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | | | | ov | MSD | | | | | | | | | | | | | | LSD | | X = 10 | F | 0 | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | | ov | MSD | | | | | | | LSD | | | | | | | | | Y = 11 | G | 0 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 1 | | | l | 1 | | | | NOTE: Shaded areas indicate locations in the RAM that are unaffected by executing the example routine. TEXAS INSTRUMENTS Note that there are four entry points to the base subroutine (ADGG, ADGD, AEFF, AEFE). The main program can call two of the other possible subroutines that store the addition results differently. These subroutines have applications in floating-point arithmetic, multiplication, division, and subtraction routines. #### 2.11 POWER-ON The TMS 1000 series has a built-in power-on latch, which resets the program counter upon the proper application of power (with INIT input open or tied to $V_{DD}$ ). After power-up the chip resets and begins execution at a fixed ROM address. The system reset depends on the ROM program after the starting address. For power supplies with slow rise times or rhoisy conditions, the following network connected to the INIT pin may be necessary. To assist initialization of the TMS 1000 series devices, a capacitor maintains a high-level voltage on the INIT input after the power supply settles. The diode connecting $V_{DD}$ to INIT is used to fully discharge $C_{\rm ext}$ and allow a proper reset when fast power-on-off-on cycles are expected. Cext(µF) = 0.06 Power Supply Rise Time (ms) #### 3. TMS 1100 AND TMS 1300 MICROCOMPUTERS #### 3.1 INTRODUCTION Texas Instruments increased the four-bit microprocessor capability with an expanded one-chip microcomputer containing all of the TMS 1000 features plus twice the ROM and RAM capacity. (See Figure 6.) Two versions of the expanded memory device are available: #### TMS 1100 - · Pin-for-pin interchangeable with the TMS 1000 - 16,384-bit ROM, 2048 eight-bit instruction words - 512-bit RAM, 128 four-bit data words - 11 individually latched R outputs, 28-pin package #### TMS 1300 - 16,384-bit ROM - 512-bit RAM - 16 individually latched R outputs, 40-pin package Many industrial, consumer, and business applications can be implemented with a microcomputer having the capabilities of two TMS 1000 devices. With considerably lower system cost, the TMS 1100/1300 single-device microcomputers enable a number of applications that previously required two TMS 1000's or external read/write memory. In the 40-pin version, the TMS 1300, the maximum number of R outputs is increased to 16. Displays 16 characters long as well as a 64-position keyboard or switch matrix (16 X 4) are scanned directly by the TMS 1300. The TMS 1100/1300 operation is identical to that of the TMS 1000/1200 except where noted otherwise in the following paragraphs. FIGURE 6 - TMS 1100/1300 LOGIC BLOCKS #### 3.2 ROM OPERATION The TMS 1100/1300 instruction ROM contains two chapters of 16 pages each. A page contains 64 eight-bit words. The chapter logic consists of three control bits, chapter address, chapter buffer, and chapter subroutine. The chapter buffer bit is controlled by a complement chapter buffer instruction (see COMC in Table 3). The chapter buffer bit transfers into the current chapter address if a branch or call executes successfully. If a call is successful, the return chapter is saved in a chapter subroutine latch. Since the buffer bit is changeable without affecting the chapter subroutine-return address, up to 128 words that are contained on two pages of alternate chapters are available in a single subroutine. The program counter and page addressing operation is identical to the TMS 1000/1200 explained in 2-2. TABLE 3 TMS 1100/1300 STANDARD INSTRUCTION SET | FUNCTION | MNEMONIC | | TUS<br>ECT | DESCRIPTION | |--------------|----------|---|------------|----------------------------------------------------------------------------------------| | | | С | N | | | Register-to- | TAY | | | Transfer accumulator to Y register | | Register | TYA | | | Transfer Y register to accumulator | | Transfer | CLA | | | Clear accumulator | | Register to | TAM | | | Transfer accumulator to memory | | Memory | TAMIYC | Υ | | Transfer accumulator to memory and increment Y register. If carry, one to status. | | | TAMDYN | Υ | | Transfer accumulator to memory and decrement Y register. If no borrow, one to statu | | | TAMZA | | | Transfer accumulator to memory and zero accumulator | | Memory to | TMY | | | Transfer memory to Y register | | Register | TMA | | | Transfer memory to accumulator | | | XMA | | | Exchange memory and accumulator | | Arithmetic | AMAAC | Υ | | Add memory to accumulator, results to accumulator. If carry, one to status. | | | SAMAN | Y | | Subtract accumulator from memory, results to accumulator. If no borrow, one to status. | | | IMAC | Υ | | Increment memory and load into accumulator, If carry, one to status. | | | DMAN | Υ | | Decrement memory and load into accumulator. If no borrow, one to status. | | | IAC | Y | | Increment accumulator. If carry, one to status. | | | DAN | Υ | | Decrement accumulator. If no borrow, one to status. | | | A2AAC | Υ | | Add 2 to accumulator. Results to accumulator. If carry, one to status. | | | A3AAC | Y | ĺ | Add 3 to accumulator, Results to accumulator, If carry, one to status. | | | A4AAC | Υ | | Add 4 to accumulator. Results to accumulator. If carry, one to status. | | | A5AAC | Y | | Add 5 to accumulator, Results to accumulator, If carry, one to status. | | | A6AAC | Υ | | Add 6 to accumulator. Results to accumulator. If carry, one to status. | | | AZAAC | Y | | Add 7 to accumulator. Results to accumulator. If carry, one to status. | | | ASAAC | Y | | Add 8 to accumulator. Results to accumulator. If carry, one to status. | | | A9AAC | Y | | Add 9 to accumulator. Results to accumulator, If carry, one to status. | | | A10AAC | Y | | Add 10 to accumulator. Results to accumulator. If carry, one to status. | | | A11AAC | Y | | Add 11 to accumulator. Results to accumulator. If carry, one to status. | | | A12AAC | Y | | Add 12 to accumulator, Results to accumulator, If carry, one to status. | | | A13AAC | Ÿ | | Add 13 to accumulator. Results to accumulator. If carry, one to status. | | | A14AAC | Y | | Add 14 to accumulator. Results to accumulator. If carry, one to status. | | | IYC | Y | | Increment Y register. If carry, one to status. | | | DYN | Y | | Decrement Y register. If no borrow, one to status. | | | CPAIZ | Ÿ | | Complement accumulator and increment. If then zero, one to status. | - CONTINUED - TABLE 3 TMS 1100/1300 STANDARD INSTRUCTION SET (Continued) | FUNCTION | | | TUS | | |------------|----------|---|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FUNCTION | MNEMONIC | C | ECT | DESCRIPTION | | Arithmetic | ALEM | | | If accumulator less than or equal to memory, one to status. | | Compare | | | | The state of s | | Logical | MNEA | | Υ | If memory is not equal to accumulator, one to status. | | Compare | MNEZ | | Y | If memory not equal to zero, one to status. | | | YNEA | | Y | If Y register not equal to accumulator, one to status and status latch. | | | YNEC | | Y | If Y register not equal to a constant, one to status. | | Bits in | SBIT | | | Set memory bit | | Memory | RBIT | | | Reset memory bit | | | TBIT1 | | Y | Test memory bit. If equal to one, one to status. | | Constants | TCY | | | Transfer constant to Y register | | | TCMIY | | | Transfer constant to memory and increment Y | | Input | KNEZ | | Y | If K inputs not equal to zero, one to status. | | | TKA | | | Transfer K inputs to accumulator | | Output | SETR | | | Set R output addressed by Y | | | RSTR | | | Reset R output addressed by Y | | | TDO | | | Transfer data from accumulator and status latch to O-outputs | | RAM X | LDX | | | Load X with file address | | Addressing | COMX | | | Complement the MSB of X | | ROM | BR | | | Branch on status = one | | Addressing | CALL | | | Call subroutine on status = one | | | RETN | | | Return from subroutine | | | LDP | | | Load page buffer with constant | | | COMC | | | Complement chapter | NOTES: C.Y. (Yes) means that if there is a carry out of the MSB, status output goes to the one state. If no carry is generated, status output N.Y. (Yes) means that if the bits compared are not equal, status output goes to the one state. If the bits are equal status output goes to the zero state. A zero in status remains through the next instruction cycle only. If the next instruction is a branch or call and status is a zero, then the branch or call is not executed successfully. #### 3.3 RAM OPERATION The TMS 1100/1300 devices contain a 512-bit RAM for data storage. The matrix consists of eight files, each file containing 16 four-bit words. Similar to the TMS 1000/1200, the X and Y registers address the RAM. The Y register selects one of the 16 words in a file and the X register (three bits long) selects one of eight possible files. When using the set or reset R instructions, the X register must be less than four. #### 3.4 OUTPUT The TMS 1100 is pin-for-pin interchangeable with the TMS 1000 and contains eleven R outputs and eight O outputs. The R-output capability in the TMS 1300 is increased to 16 output latches. These extra latches perform control functions directly that would have required external decoding logic in the TMS 1100 device. These additional R outputs can be set to any combination. For example, Figure 2 shows an O-output data bus going into the transmitter set to any combination. For example, Figure 2 shows an O-output data bus going into the transmitter obtain of the UART. If the O-output PLA is programmed to send out four bits of binary data (when directed to do so by the status latch), then three additional R outputs connected to the UART transmitter input provides the user with full seven-bit ASCII output capability. #### 4. TMS 1000/1200 AND TMS 1100/1300 ELECTRICAL AND MECHANICAL SPECIFICATIONS ### 4.1 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\* | Voltage applied to any | device termina | l (see | Note | 1) | | | | | | | | | | | 20 V | |-------------------------|----------------|--------|--------|----|--|--|--|--|--|--|--|--|-----|-----|-----------| | Supply voltage, VDD | | | | | | | | | | | | | -2 | 0 V | to 0.3 V | | Data input voltage . | | | | | | | | | | | | | -2 | 0 V | to 0.3 V | | Clock input voltage . | | | | | | | | | | | | | -2 | 0 V | to 0.3 V | | Average output current | (see Note 2): | 0 0 | utputs | | | | | | | | | | | | -24 mA | | | | Rо | utputs | | | | | | | | | | | | ~14 mA | | Peak output current: | O outputs . | | | | | | | | | | | | | | -48 mA | | | Routputs . | | | | | | | | | | | | | | -28 mA | | Continuous power dissi | pation: TMS | 1000 | 0/1100 | NL | | | | | | | | | | | 400 mW | | | | | | | | | | | | | | | | | 600 mW | | Operating free-air temp | erature range | | | | | | | | | | | | | O°( | C to 70°C | | Storage temperature ra | nge | | | | | | | | | | | | -55 | °c | to 150°C | <sup>\*</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditional section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reflability. #### 4.2 RECOMMENDED OPERATING CONDITIONS | PARAMETER | | MIN | NOM | MAX | UNIT | |--------------------------------------------------------|----------------------------------------------|-----------------|-----|-------|------| | Supply voltage, V <sub>DD</sub> (see Note 3) | | -14 | -15 | -17.5 | V | | Disk of the second of the black of | К | -1.3 | -1 | 0.3 | V | | High-level input voltage, V <sub>1H</sub> (see Note 4) | INIT or Clock | -1.3 | 1 | 0.3 | ) | | Low-level input voltage, V <sub>11</sub> (see Note 4) | К | V <sub>DD</sub> | | -4 | V | | Low-level input voltage, VIL (see Note 4) | INIT or Clock | VDD | -15 | -8 | 1 ° | | Clock cycle time, t <sub>C</sub> (φ) | 2.5 | 3 | 10 | μѕ | | | Instruction cycle time, t <sub>C</sub> | | 15 | | 60 | μs | | Pulse width, clock high, tw(pH) | | 1 | | | μ5 | | Pulse width, clock low, tw(pL) | | 1 | | | μς | | Sum of rise time and pulse width, clock high, t | r <sup>+ t</sup> w(φH) | 1.25 | | | μς | | Sum of fall time and pulse width, clock low, tf | + tw(φL) | 1.25 | | | μs | | Oscillator frequency, fosc | 100 | | 400 | kHz | | | Operating free-air temperature, TA | erating free-air temperature, T <sub>A</sub> | | | | °c | | | | | | | | - NOTES: 1. Unless otherwise noted, all voltages are with respect to VSS. - 2. These average values apply for any 100-ms period. - 3. Ripple must not exceed 0.2 volts peak-to-peak in the operating frequency range. - The algebraic convention where the most-positive (least-negative) limit is designated as maximum is used in this specification for logic voltage levels only. FIGURE 7 - EXTERNALLY DRIVEN CLOCK INPUT WAVEFORM #### 4.3 ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED) | | PARAMETER | | TEST COM | IDITIONS | MIN | TYP | MAX | UNIT | |---------|------------------------------------------------------------------------|-----------|---------------------------|--------------------------|-------|-------------------|------|------| | 11 | Input current, K inputs | | V <sub>I</sub> = 0 V | | 50 | 300 | 500 | μА | | VOH | High-level output voltage | O outputs | IO = -10 mA | | -1.1 | -0.6 <sup>‡</sup> | | V | | • ОН | (see Note 1) | R outputs | 10 = -2 mA | | -0.75 | -0.4 | | 1 " | | OL | Low-level output current | | VOL = VDD | | | | -100 | μА | | IDD(av) | Average supply current from V <sub>DD</sub> TMS 1009/1200 (see Note 2) | | All outputs open | | | -6 | -10 | mA | | IDD(av) | Average supply current from V <sub>DD</sub> TMS1100/1300 (see Note 2) | | All outputs open | | | -7 | -11 | mA | | P(AV) | Average power dissipation TMS 1000/1200 (see Note 2 | | All outputs open | | | 90 | 175 | mW | | P(AV) | Average power dissipation TMS1100/1300 (see Note 2) | | All outputs open | | | 105 | 193 | mW | | fosc | Internal oscillator frequency | | R <sub>ext</sub> = 50 kΩ, | C <sub>ext</sub> = 47 pF | 250 | 300 | 350 | kHz | | Ci | Small-signal input capacitance, K inputs | | V <sub>1</sub> = 0, | f = 1 kHz | 1 | 10 | | pF | | Ci(o) | Input capacitance, clock input | | V <sub>t</sub> = 0, | f = 100 kHz | | 25 | | pF | - NOTES: 1. The algebraic convention where the most-positive (least-negative) limit is designated as maximum is used in this specification for logic voltage levels only, - 2. Values are given for the open-drain O and R output configurations. Pull-down resistors are optionally available on all outputs and increase $I_{\mbox{\scriptsize DD}}$ (see Section 4.4), #### 4.4 SCHEMATICS OF INPUTS AND OUTPUTS The O outputs have nominally 60 $\Omega$ on-state impedance; however, upon request a 130- $\Omega$ buffer can be mask programmed (see note [‡] section 4.3). The value of the pull-down resistors is mask alterable and provides the following nominal short-circuit output currents (outputs shorted to Vss): O outputs: 100, 200, 300, 500, or 900 µA R outputs: 100, 150, or 200 μA <sup>&</sup>lt;sup>†</sup>All typical values are at $V_{DD} = -15 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ‡Parts with $V_{OH}$ of -2 V minimum, -1.3 V typical, are available if requested. #### 4.5 INTERNAL OR EXTERNAL CLOCK If the internal oscillator is used, the OSC1 and OSC2 terminals are shorted together and tied to an external resistor to VDD and a capacitor to VSS. If an external clock is desired, the clock source may be connected to OSC1 and OSC2 shorted to VSS. CONNECTION FOR INTERNAL OSCILLATOR #### TYPICAL INTERNAL OSCILLATOR FREQUENCY #### 4.6 TYPICAL BUFFER CHARACTERISTICS #### R OUTPUTS HIGH-LEVEL OUTPUT CURRENT NOTES. 1. Initial rise time is load dependent. The high level output voltage, V<sub>OH</sub>, is characterized following the indicated clock period. (See Section 4.6), 2. Rise and fall times are load dependent, #### 4.8 INTERFACE BETWEEN LOW-POWER SCHOTTKY AND TMS 1000 ### 4.8.1 Push-Pull to MOS Input, V<sub>SS</sub> = V<sub>CC</sub> Low-power Schottky series logic interfaces, as shown below, to the TMS 1000 series low-voltage devices and has the advantage of reduced power supply requirements. The level-shifting components are minimal if the $V_{CC}$ supply is common to the $V_{SS}$ supply. To obtain a sufficient high-level input voltage, $V_{IH}$ , a pull-up resistor R1 is tied from $V_{SS}$ to the K input. With the upper transistor in the TTL push-pull output on and reverse biased by R1, the typical resistor value is calculated: $$R1 = \frac{V_{IH}}{V_{DD}} \cdot (R2 + R1)$$ $$R2 \gg R1$$ $$R1 \approx \frac{V_{IH}}{V_{DD}} \cdot R2$$ For example if a -0.5-volt noise margin is desired, the recommended $V_{IH}$ is -1.3 volts plus 0.5 volts, which equals -0.8 volts. Since $V_{DD}$ is -17.5 volts maximum, R1 is: $$R1 = \frac{-0.8 \text{ V}}{-17.5 \text{ V}} \cdot 50 \text{ k}\Omega = 2.28 \text{ k}\Omega$$ To use $\pm 10\%$ resistors, R1 should be at most 2.0 k $\Omega$ . This procedure for calculating a pull-up resistor applies to standard TTL and open-collector interface as well. If the lower transistor in the TTL push-pull output is on, the output current is 2 to 3 milliamperes and the low-level output voltage is typically 0.2 volts. Thus the low-level input voltage, V<sub>IL</sub>, for the K inputs is obtained with 0.3-volt noise margin (at V<sub>CC</sub> minimum of 4.5 volts). For high-noise environments, an open-collector interface device is shown in paragraph 4.11. | POWER SUPPLIES MOS TTL | | TAGE<br>NATIONS | |------------------------|-------|-----------------| | Vss = Vcc | 5 V | 0 V | | GND | 0 V | -5·V | | V <sub>DD</sub> | −10 V | −15 V | NOTE: TI cannot assume responsibility for any circuits shown or represent that they are free from patent infringement. ### 4.8.2 MOS to Low-Power Schottky, VSS = VCC Due to the low current ( $-400~\mu$ A) required to bring a Schottky TTL input low, a single 22-kilohm pull-down resistor (R3) or the 900-microampere pull-down option (O outputs only) provides the necessary low-level input current. The high-level input voltage with the V<sub>CC</sub> supply at 4.5 yolts has 1-volt noise margin. If a fan-out to more than one TTL circuit is used, the pull-down resistor value is divided by the fan-out number. In the increased fan-out situation, an O output requires an external resistor to assist the 900-microampere pull-down option. #### 4.9 INTERFACE BETWEEN STANDARD TTL AND TMS 1000 ### 4.9.1 Push-Pull to MOS Input, VSS = VCC Standard TTL logic interfaces as shown with the TMS 1000-series low-voltage devices. The input pull-up resistor R1 is calculated by the same procedure as found in paragraph 4.8.1. The lower push-pull device is stronger in standard TTL compared to Schottky versions. Thus a lower low-level input voltage, $V_{\parallel L}$ , is expected to provide a 0.1-volt increase in noise margin. | POWER SUPPLIES | VOL | TAGE | |-----------------|-------|---------| | MOS TTL | COMBI | NATIONS | | Vss = Vcc | 5 V | 0 V | | GND | 0 V | -5 V | | V <sub>DD</sub> | -10 V | -15 V | ### 4.9.2 MOS to Standard TTL, $V_{SS} = V_{CC}$ Since standard TTL requires –1.6 milliampere of low-level input current, a pull-down resistor R2 is used for both 0 and R outputs. With either of the outputs connected to a standard TTL input, a 6.2-kilohm resistor tied to VpD provides slightly more low-level input current. To calculate the pull-down resistor's value, it is assumed that there is negligible current through the open-drain MOS output and that the short-circuit pull-down options are not programmed: $$R2 \approx \frac{-10 \text{ V}}{-1.6 \text{ mA} \cdot \text{Fan-Out Number}}$$ #### 4.10 INTERFACE BETWEEN OPEN-COLLECTOR TTL AND MOS #### 4.10.1 SN7406, SN7407 Open-Collector to MOS Input, $V_{DD}$ = TTL Ground The SN7406 and SN7407 provide superior noise margins for converting TTL logic levels to MOS inputs. A single pull-up resistor R1 is calculated by the same procedure as found in 4.8.1. The major difference in noise margin occurs with the output low and results from the open-collector being about 1 volt above TTL ground. Thus, the low-level noise margin is approximately 9 volts. More high-level noise margin is obtained by lowering the value of R1 at the cost of increased power dissipation. #### 4.10.2 Interface Between MOS and Standard TTL, VDD = TTL Ground When the TTL ground and $V_{DD}$ supplies are common, two resistors, R2 and R3, are required for level-shifting. This interface circuit applies to Schottky TTL also when $V_{DD}$ = GND; only the values of R2 and R3 are changed. To supply -1.6 milliamperes of low-level input current at 0.4 V above ground requires a clamping resistor R3. $$R3 = \frac{0.4 \text{ V}}{1.6 \text{ mA}} = 250 \Omega$$ The series limiting resistor R2 is calculated to provide a high-level input voltage between 2.7 volts and 5 volts above TTL ground. For the O outputs $(r_0(on) = 60~\Omega~typically)$ , R2 is between 1 kilohm and 500 ohms. The maximum current rating for the O output is not to be exceeded, and the fan-out is one TTL input maximum. Note that when the low-level input current is reduced to 400 microamperes for low-power Schottky TTL, the same resistor network provides a fan-out of four using the O outputs. For an R output to Schottky input with $V_{DD} \cong TTL$ ground, a fan-out of two is obtainable when $R2 \approx 1$ kilohm and $R3 \approx 500$ ohms. 40 H10 39 R9 38 R8 37 R7 36 R6 35 NC 34 R5 33 R4 32 R3 #### 4.11 TYPICAL SCANNED LED INTERFACE <sup>\*</sup>R value depends on duty cycle and brightness SN75492 is recommended for the R-output interface for up to six display characters. The SN75491 quad driver is recommended for O-output interface to LED's requiring high current. ### 4.12 TERMINAL ASSIGNMENTS TMS 1000/TMS 1100 | _ | | | | | | |--------|----|------|-----------------|-----------------|-----| | R8 [ | 1 | 28 | R7 | R8 ' | 1 | | R9 🛚 | 2 | 27 | R6 | R9 <sup>*</sup> | 2 | | R10 🗌 | 3 | 26 | R5 | R10 | 3 | | VDD [ | 4 | 25 | R4 | R11 | 4 | | к1 🛛 | 5 | 24 | R3 | R12 | 5 | | K2 🛛 | 6 | 23 | R2 | V <sub>DD</sub> | 6 | | K4 🛚 | 7 | 22 | R1 | K1 | . 7 | | кв 🛚 | 8 | 21 | R0 | K2 | 8 | | INIT 🛚 | 9 | 20 | v <sub>ss</sub> | K4 | 9 | | 07 📮 | 10 | 19 | OSC2 | K8 | 10 | | oe [] | 11 | 18 🖟 | OSC1 | INIT | 11 | | O5 📮 | 12 | 17 | 00 | 07 | 12 | | 04 [ | 13 | 16 | 01 | NC | 13 | | оз [[ | 14 | 15 | O2 | NC . | 14 | | | | | | NC | 15 | | | | | | 06 | 16 | | | | | | O5 | 17 | | R11 4 37 R4 R14 4 R12 5 36 R3 R15 5 /DD 6 35 NC VDD 6 K1 7 34 NC K1 7 K2 8 33 NC K2 8 K4 9 32 NC K4 9 K8 10 31 R2 K8 10 | TMS 1200 | | | | | TMS 1300 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|----|------|-----------------|------------|-----| | R10 3 38 R5 R13 3 R11 4 37 R4 R14 4 R14 4 R12 5 36 R3 R15 5 C/DD 6 5 K1 7 34 NC K1 7 K2 8 33 NC K2 8 R4 9 32 NC K4 9 K8 10 S1 R2 | R8 | 1 | 40 | R7 | R11 | 1 | | | R11 | R9 | 2 | 39 | R6 | R12 | 2 | ` : | | R12 5 36 R3 R15 5 /DD 6 35 NC VDD 6 K1 7 34 NC K1 7 K2 8 33 NC K2 8 K4 9 32 NC K4 9 K8 10 31 R2 K8 10 NIT 11 30 R1 INIT 11 O7 12 29 R0 O7 12 NC 13 28 VSS NC 13 NC 14 27 OSC2 NC 14 NC 15 26 OSC1 NC 15 O6 16 25 OO O6 16 20 O4 18 23 O2 O4 18 20 O3 19 22 NC O3 19 | R10 | 3 | 38 | . R5 | R13 | 3 | ; | | VDD 6 35 NC VDD 6 K1 7 34 NC K1 7 K2 8 33 NC K2 8 K4 9 32 NC K4 9 K8 10 31 R2 K8 10 NIT 11 30 R1 INIT 11 07 12 29 R0 07 12 2 NC 13 28 Vss NC 13 2 NC 14 27 OSC2 NC 14 2 NC 15 26 OSC1 NC 15 2 06 16 25 00 06 16 2 05 17 24 01 05 17 2 04 18 23 02 04 18 2 03 19 22 NC 0 | R11 | 4 | 37 | R4 | R14 | 4 | : | | K1 7 34 NC K1 7 K2 8 K4 9 32 NC K4 9 S K8 10 31 R2 K8 10 S K1 17 11 30 R1 INIT 11 30 R1 INIT 11 30 R1 INIT 11 30 R1 INIT 11 30 NC 14 29 R0 OT 12 R0 NC 14 27 OSC2 NC 14 27 OSC2 NC 14 27 OSC2 NC 15 26 OSC1 | R12 | 5 | 36 | R3 | R15 | 5 | ; | | K1 7 34 NC K1 7 34 K2 8 33 NC K2 8 3 K4 9 32 NC K4 9 3 K8 10 31 R2 K8 10 3 NIT 11 30 R1 INIT 11 11 3 NC 12 29 R0 07 12 2 2 NC 13 28 Vss NC 13 2 NC 14 27 OSC2 NC 14 2 NC 15 26 OSC1 NC 15 2 O6 16 25 OO O6 16 2 O5 17 24 O1 O5 17 2 O4 18 23 O2 O4 18 2 O3 19 22 NC O3 <td>DD/</td> <td>6</td> <td>35</td> <td>NC</td> <td>V<sub>DD</sub></td> <td>6</td> <td>;</td> | DD/ | 6 | 35 | NC | V <sub>DD</sub> | 6 | ; | | K4 9 32 NC K4 9 K8 10 31 R2 K8 10 NIT 11 30 R1 INIT 11 O7 12 29 R0 O7 12 2 NC 13 28 Vss NC 13 2 NC 14 27 OSC2 NC 14 2 NC 15 26 OSC1 NC 15 2 O6 16 25 OO O6 16 2 O5 17 24 O1 O5 17 2 O4 18 23 O2 O4 18 2 O3 19 22 NC O3 19 2 | K1 | 7 | 34 | NC | | <b>5</b> 7 | : | | K8 10 31 R2 K8 10 NIT 11 30 R1 INIT 11 O7 12 29 R0 O7 12 2 NC 13 28 Vss NC 13 2 NC 14 27 OSC2 NC 14 2 NC 15 26 OSC1 NC 15 2 O6 16 25 OO O6 16 2 O5 17 24 O1 O5 17 2 O4 18 23 O2 O4 18 2 O3 19 22 NC O3 19 2 | K2 | 8 | 33 | NC | K2 | 8 | : | | NIT 11 30 R1 INIT 11 20 R0 R1 INIT 11 20 R0 R1 R1 INIT 11 R1 | K4 | 9 | 32 | NC | K4 | 9 | 3 | | O7 12 29 R0 O7 12 2 NC 13 28 Vss NC 13 2 NC 14 27 OSC2 NC 14 2 NC 15 26 OSC1 NC 15 2 O6 16 25 O0 O6 16 2 O5 17 24 I01 O6 17 2 O4 18 23 O2 O4 18 2 O3 19 22 NC O3 19 2 | K8 | 10 | 31 | .R2 | K8 | 10 | 3 | | NC 13 28 V ss NC 13 NC 14 27 0Sc2 NC 14 NC 15 26 0Sc1 NC 15 O6 16 25 00 O6 16 0 O5 17 24 01 O5 17 24 O4 18 23 02 O4 18 O3 19 22 NC O3 19 | NIT . | 11 | 30 | ;R1 | INIT | 111 | : | | NC 14 27 OSC2 NC 14 2 NC 15 26 OSC1 NC 15 2 O6 16 25 OO O6 16 2 O5 17 24 O1 O5 17 2 O4 18 23 O2 O4 18 2 O3 19 22 NC O3 19 2 | 07 | 12 | 29 | R0 | 07 ; | 12 | 2 | | NC 15 26 OSC1 NC 15 2 06 16 25 00 06 16 2 05 17 24 01 05 17 2 04 18 23 02 04 18 2 03 19 22 NC 03 19 2 | NC | 13 | 28 | VSS | NC ' | 13 | 2 | | 06 16 25 00 06 16 2 05 17 24 01 05 17 2 04 18 23 02 04 18 2 03 19 22 NC 03 19 2 | NC . | 14 | 27 | OSC2 | NC : | 14 | 2 | | 05 17 24 01 06 17 2 04 18 23 02 04 18 2 03 19 22 NC 03 19 2 | NC | 15 | 26 | OSC1 | NC . | 15 | 2 | | O4 18 23 O2 O4 18 2<br>O3 19 22 NC O3 19 2 | 06 | 16 | 25 | 00 | 06 | 16 | 2 | | O3 19 22 NC O3 19 2 | | 17 | 24 | 01 | O5 1 | 17 | 2 | | NO 120 | | 18 | 23 | 02 | 04 | 18 | 2 | | NC 20 21 INC NC 20 2 | | | 22 | | О3 | 19 | 2 | | | NC | 20 | 21 | NC. | NC | 20 | 2 | NC - NO INTERNAL CONNECTION $<sup>^{\</sup>dagger}$ The maximum number of LED's depends on the current required by each and the driver used. #### 5. TMS 1070 AND TMS 1270 MICROCOMPUTERS #### 5.1 INTRODUCTION The TMS 1000 series flexibility is augmented by two versions of high-voltage (35-volt) microcomputers, the TMS 1070 and the TMS 1270. The standard instruction set and operation is identical to that of the TMS 1000/1200. Architecturally, the devices are identical to the TMS 1000/1200 except that two additional O-output OR-matrix terms were added to provide a total of ten O outputs in the TMS 1270, a 40-pin package unit. The TMS 1070/1270 provides direct interface to low-voltage flourescent displays. The TMS 1070/1270 interfaces with all circuits requiring up to 35-volt levels. The accompanying diagram, Figure 8, shows an interface to a 30-volt fluorescent display. FIGURE 8 - STROBED FLUORESCENT DISPLAY INTERCONNECT #### 5.2 DESIGN SUPPORT The TMS 1070/1270 simulation is provided by several time-sharing services. The assembler and simulator programs are accessed by specifying the appropriate device option in the assembler TITLE command. Functional hardware simulation is accomplished by an SE-1 or an HE-2. To emulate more than eight 0 outputs in the TMS 1270 with an HE-2 requires an external decoder. Level-shifting buffers allow functional evaluation in the high-voltage prototyping systems. ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS ## 5.3 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\* | Voltage applied to any device termina | I (see Note | 1) | | | | | | | | | | | | 20 V | |---------------------------------------|-------------|------|----|------|------|----|--|--|--|--|--|--|-------|------------| | Supply voltage, V <sub>DD</sub> | | | | | | | | | | | | | -20 \ | √ to 0.3 V | | Data input and output voltage with V | DD applied | (see | No | ote: | 2) . | | | | | | | | -35 \ | / to 0.3 V | | Clock input and INIT input voltage | | | | | | | | | | | | | -20 V | √ to 0.3 V | | Average output current (see Note 3): | O outputs | | | | | | | | | | | | | -2.5 mA | | | R outputs | | | | | ٠. | | | | | | | | -12 mA | | Peak output current: O outputs . | | | | | | | | | | | | | | -5 mA | | R outputs . | | | | | | | | | | | | | | -24 mA | | Continuous power dissipation: TMS | 1070 NL . | | | | | | | | | | | | | 400 mW | | TMS | 1270 NL . | | | | | | | | | | | | | 600 mW | | Operating free-air temperature range | | | | | | | | | | | | | . 0° | C to 70°C | | Storage temperature range | | | | | | | | | | | | | -55°C | to 150°C | <sup>\*</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a tress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Racommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 5.4 RECOMMENDED OPERATING CONDITIONS | PARAMETER | PARAMETER | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|-----|-------|-----|--| | Supply voltage, V <sub>DD</sub> (see Note 4) | | -14 | -15 | -17.5 | V | | | Mich (continue of continue | К | -6 | | 0.3 | V | | | High-level input voltage, VIH (see Note 5) | INIT or Clock | -1.3 | -1 | 0.3 | 1 V | | | Low-level input voltage, V <sub>11</sub> (see Note 5) | K (See Note 2) | -35 | | -8 | v | | | Low-level input voltage, v L (see Note 5) | INIT or Clock | VDD | -15 | -8 | 7 ° | | | Clock cycle time, t <sub>C</sub> (φ) | 2.5 | 3 | 10 | μς | | | | Instruction cycle time, t <sub>C</sub> | | 15 | | 60 | μ5 | | | Pulse width, clock high, tw(pH) | | 1 | | | μς | | | Pulse width, clock low, tw(φL) | | 1 | | | μs | | | Sum of rise time and pulse width, clock high, tr | + tw(pH) | 1.25 | | | μs | | | Sum of fall time and pulse width, clock low, tf | 1.25 | | | μѕ | | | | scillator frequency, fosc | | | | 400 | kHz | | | perating free-air temperature, TA | | | | 70 | °C | | - NOTES: 1. Unless otherwise noted, all voltages are with respect to $V_{\mbox{SS}}$ . - 2. V<sub>DD</sub> must be within the recommended operating conditions specified in 5.4. - 3. These average values apply for any 100-ms period. - 4. Ripple must not exceed 0,2 volts peak-to-peak in the operating frequency range. - The algebraic convention where the most-positive (least-negative) limit is designated as maximum is used in this specification for logic voltage levels only. ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS ## 5.5 ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED) | PARAMETER | | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------| | Input current, K inputs | | V <sub>1</sub> = 0 V | | 40 | 100 | 300 | μА | | High-level output voltage O outputs | | I <sub>O</sub> = -1 mA | | -1 | -0.5 | | V | | (see Note 1) | R outputs | I <sub>O</sub> = -10 mA | | -4.5 | -2.25 | | 1 * | | Low-level output current | VOL = VDD | | | | -100 | μА | | | Average supply current from | V <sub>DD</sub> | All outputs oper | 1 | | 6 | -10 | mA | | Average power dissipation | | All outputs oper | 1 | | 90 | 175 | mΝ | | Internal oscillator frequency | | $R_{ext} = 50 k\Omega$ , | C <sub>ext</sub> = 47 pF | 250 | 300 | 350 | kH: | | Small-signal input capacitance, K inputs | | V <sub>1</sub> = 0 V, | f = 1 kHz | | 10 | | ρF | | Input capacitance, clock input | it | V <sub>I</sub> = 0 V, | f = 100 kHz | | 25 | | pF | | | Input current, K inputs High-level output voltage (see Note 1) Low-level output current Average supply current from Average power dissipation Internal oscillator frequency Small-signal input capacitance | Input current, K inputs High-level output voltage O outputs (see Note 1) R outputs Low-level output current Average supply current from VDD Average power dissipation Internal oscillator frequency | $\begin{tabular}{l l l l l l l l l l l l l l l l l l l $ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $<sup>^{\</sup>dagger}$ All typical values are at VDD = -15 V, T $_{A}$ = 25 $^{\circ}$ C. #### 5.6 TERMINAL ASSIGNMENTS | | Т | MS 107 | ) | | |----------|-------------|--------|----|-------------------| | R8 | ď | | 28 | ] R7 | | R9 | 2 | | 27 | ] R6 | | R10 | <b>□</b> 3 | | 26 | ] R5 | | $v_{DD}$ | <b>4</b> | | 25 | ] R4 | | K1 | <b>[</b> ]5 | | 24 | _ R3 | | K2 | <b>□</b> 6 | | 23 | ] R2 | | K4 | Ū'n | | 22 | ] R1 | | K8 | []s | | 21 | □ v <sub>ss</sub> | | INIT | <b>□</b> 9 | | 20 | RO | | 07 | [] 10 | | 19 | osc2 | | 06 | <b>4</b> 11 | | 18 | OSC1 | | 05 | 12 | | 17 | ] oo | | 04 | [] 13 | | 16 | 01 | | 03 | [] 14 | | 15 | 02 | NC - NO INTERNAL CONNECTION NOTE 1: The algebraic convention where the most-positive (least-negative) limit is designated as maximum is used in this specification for logic voltage levels only. ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS #### 6. MICROCOMPUTER SYSTEM EVALUATORS, SE-1 AND SE-2 #### 6.1 INTRODUCTION The SE-1 and SE-2 are functionally identical to the TMS 1000/1200 and TMS 1100/1300, respectively, when combined with external instruction memory. The system evaluators are ideally suited for prototype fabrication and field testing. The TMS 1000/1200 and TMS 1100/1300 standard instruction sets are used in the SE-1 and SE-2, respectively. Each unit sends out an instruction address to a PROM (or to other memory device), which feeds an eight-bit instruction word back into the system evaluator for execution. Table 4 summarizes the functions of both system evaluators. Costly errors in mask programming the TMS 1000 series can be eliminated by testing algorithms thoroughly before submitting the final code to Texas Instruments for manufacturing. TABLE 4 SYSTEM EVALUATORS SE-1 AND SE-2 | | SE-1 | SE-2 | | | |---------------------------------|---------------|----------------|--|--| | TMS number | TMS 1099 JL | TMS 1098 JL | | | | Simulates microcomputers | TMS 1000/1200 | T145 4400/1200 | | | | (instruction set) | TMS 1070/1270 | TMS 1100/1300 | | | | Maximum ROM addresses | 1024 words | 2048 words | | | | Maximum NOM addresses | X 8 bits/word | X 8 bits/word | | | | O outputs | 5 | 5 | | | | Maximum R outputs | 13 | 16 | | | | Single power supply (15 V) | Yes | Yes | | | | Internal or external oscillator | Yes | Yes | | | #### 6.2 OPERATION When the system evaluators are combined with external instruction memory, their operation is identical to their respective TMS 1000 series devices described in the "TMS 1000 Series Programmer's Reference Manual" (CM 122-1). A dedicated parallel-instruction address selects the instruction word that transfers into the system evaluator through a dedicated eight-bit-parallel input. Therefore, the user does not need external timing or multiplexing circuits. To store the program, Texas Instruments provide a variety of memory products. The TTL PROM's, SN74S470, 'S471, 'S472, and 'S473, and TTL RAM's, SN74S209 and 'S309, store the instruction codes for program execution by the system evaluator. These TTL RAM's, as well as the MOS static RAM's such as the TMS 4033, are convenient when a teletype or paper-tape interface is available for entering an assembled program. The system evaluators O-output Programmable Logic Array (PLA) transfers the five-bit O-register contents directly to the five O outputs, O1, O2, O4, O8, and OSL. Various devices are available that can emulate the O-output PLA coding. If seven-segment displays are used, an SN7448, SN7449, or equivalent, is ideal. For nonstandard codes, an SN74188 PROM (organized as 32 X 8) provides the code conversion (two required for users with TMS 1270 applications having ten O outputs). If the system evaluators are used to emulate the TMS 1000 series devices, the user must remember that the O-output PLA has a maximum of 20 product terms. Refer to the O-output PLA description in the TMS 1000 Series Programmer's Reference Manual for details. Figure 9 and 10 show typical configurations with the system evaluators in prototyping systems. ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS FIGURE 9 - BLOCK DIAGRAM OF TYPICAL APPLICATION - PROTOTYPING SYSTEM WITH SE-1 ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS FIGURE 10 - BLOCK DIAGRAM OF TYPICAL APPLICATION - PROTOTYPING SYSTEM WITH SE-2 ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS #### 6.3 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\* | Voltage applied to any | device | term | inal | (se | e No | te 1 | ) | | | | | | | | | | | | | -20 | ٧ | |-------------------------|----------|--------|------|-----|------|------|---|--|--|--|--|--|--|--|--|--|----|------|------|-------|---| | Supply voltage, VDD | | | | | | | | | | | | | | | | | _ | 20 | V t | o 0.3 | ٧ | | Data input voltage . | | | | | | | | | | | | | | | | | - | -20 | V t | 5.0 c | ٧ | | Clock input voltage . | | | | | | | | | | | | | | | | | - | -20 | V t | o 0.3 | ٧ | | Average output curren | t (see f | Note 2 | 2) | | | | | | | | | | | | | | | | | | | | O, R, PC, PA, CA | | | | | | | | | | | | | | | | | | | - | 14 m | Α | | Peak butput current | | | | | | | | | | | | | | | | | | | | | | | O, R, PC, PA, CA | | | | | | | | | | | | | | | | | | | _ | 28 m | Α | | Operating free-air temp | peratur | e ranç | ge | | | | | | | | | | | | | | | 0 | °C t | o 70° | С | | Storage temperature ra | inge | | | | | | | | | | | | | | | | _5 | 55°( | C to | 150° | С | <sup>\*</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied, Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.4 RECOMMENDED OPERATING CONDITIONS | PARAMETER | | MIN | NOM | MAX | UNIT | |----------------------------------------------|------------------------------------------------|-----------------|-----|-------|------| | Supply voltage, V <sub>DD</sub> (see Note 3) | | -14 | -15 | -17.5 | ٧ | | High-level input voltage, VIH | K | -1.3 | -1 | 0.3 | v | | (see Note 4) | INIT or Clock | -1.3 | 1 | 0.3 | | | Low-level input voltage, V <sub>11</sub> | к | V <sub>DD</sub> | | -4 | | | (see Note 4) | INIT or Clock | V <sub>DD</sub> | -15 | -8 | Į V, | | Clock cycle time, t <sub>C</sub> (φ) | | 2.5 | 3 | 10 | μ\$ | | Instruction cycle time, t <sub>C</sub> | | 15 | | 60 | μs | | Pulse width, clock high, tw(pH) | | 1 | | | μs | | Pulse width, clock low, t <sub>W</sub> (φL) | | 1 | | | μs | | Sum of rise time and pulse width, cl | ock high, t <sub>r</sub> + t <sub>W</sub> (φH) | 1.25 | | | μѕ | | Sum of fall time and pulse width, cl | ock low, tf + tw(oL) | 1.25 | | | μ5 | | Oscillator frequency, fosc | | 100 | | 400 | kHz | | Operating free-air temperature, TA | erating free-air temperature, TA | | | 70 | °c | | | | | | | | ### 6.5 ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED) | | PARAMETER | | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | | |-----------------------------|--------------------------|-------------------------|--------------------------|--------------|-------|------|------|------|--| | 1, | Input current | | VI = VSS | | 50 | 300 | 500 | μА | | | | High-level output | O, PC, PA, and CA | | | -1 | -0.5 | | - V | | | ۷он | voltage (see Note 3) | R | I <sub>O</sub> = -2 mA | | -0.75 | -0.4 | | ١ ٧ | | | OL Low-level output current | | | VOL = VDD | | | | -100 | μΑ | | | DDlav | ) Average supply currer | it from V <sub>DD</sub> | All outputs oper | | | -7 | -11 | mA | | | P(AV) | Average power dissipa | ition | All outputs oper | | | 105 | 193 | mW | | | fosc | Internal oscillator free | quency | $R_{ext} = 50 k\Omega$ , | Cext = 47 pF | 250 | 300 | 350 | kHz | | | Ci | Input capacitance | | V <sub>1</sub> = 0 V, | f = 1 kHz | | 10 | | pF | | | Ci(o) | Input capacitance, clo | ck input | V <sub>I</sub> = 0 V, | f = 100 kHz | | 25 | | pF | | - NOTES: 1. Throughout this data sheet supply voltage values are with respect to V<sub>SS</sub>, unless otherwise noted, - 2. Average current is specified over any 100-ms period, - 3. Ripple must not exceed 0,3 volts peak-to-peak in the operating frequency range, - The algebraic convention where the most-positive (least-negative) limit is designated as maximum is used in this specification for logic voltage levels only. ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS NOTE Timing points are 90% (high) and 10% (low) FIGURE 11 - EXTERNALLY DRIVEN CLOCK INPUT WAVEFORM #### 6.6 SCHEMATICS OF INPUTS AND OUTPUTS #### 6.7 INTERNAL OR EXTERNAL CLOCK OSC2 O If the internal oscillator is used, OSC1 and OSC2 terminals are shorted together and tied to an external resistor to V<sub>DD</sub> and a capacitor to V<sub>SS</sub>. If an external clock is desired, the clock source may be connected to OSC1 and OSC2 shorted to V<sub>SS</sub>. TYPICAL INTERNAL OSCILLATOR FREQUENCY ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS #### 6.8 TERMINAL ASSIGNMENTS | PIN NO. | FUNCTION | PIN NO. | FUNCTION | PIN NO. | FUNCTION | PIN NO. | FUNCTION | |---------|---------------------|---------|----------|---------|-----------------|---------|----------| | 1 | NC | 17 | PC4 | 33 | NC | 49 | NC | | 2 | NC | 18 | PC3 | 34 | R11* | 50 | PA0 | | 3 | 04 | 19 | PC2 | 35 | R12* | 51 | NC | | 4 | NC | 20 | PC1 | 36 | R13* | 52 | 10 | | 5 | 02 | 21 | NC | 37 | R14* | 53 | NC | | 6 | NC | 22 | R3 | 38 | R15* | 54 | 11 | | 7 | 01 | 23 | R4 | 39 | NC | 55 | NC | | 8 | NC | 24 | R5 | 40 | V <sub>DD</sub> | 56 | 12 | | 9 | OSC1 | 25 | NC | 41 | PA2 | 57 | OSL | | 10 | OSC2 | 26 | NC | 42 | PA3 | 58 | 13 | | 11 | ∨ <sub>SS</sub> | 27 | R6 | 43 | K1 | 59 | 14 | | 12 | R0 | 28 | R7 | 44 | K2 | 60 | 15 | | 13 | R1 | 29 | R8 | 45 | K4 | 61 | 16 | | 14 | R2 | 30 | R9 | 46 | K8 | 62 | 17 | | 15 | CA, SE-2 (NC, SE-1) | 31 | R10 | 47 | PA1 | 63 | 08 | | 16 | PC5 | 32 | PC0 | 48 | INIT | 64 | NC | <sup>\*</sup>The user determines which R outputs are appropriate for a specified device emulation, Note the device descriptions, NC = NO INTERNAL CONNECTION #### 6.9 TERMINAL FUNCTION DESCRIPTION - PCO → PC5 are the ROM program-counter outputs with PCO being the most-significant bit and PC5 being the least-significant bit. The addresses change in a non-sequential binary manner. - 2. PA0 → PA3 are the ROM page-address outputs with PA0 being the most-significant bit. - 3. CA is the ROM chapter address output for the SE-2. - 4. $10 \rightarrow 17$ are the external-memory-instruction inputs with 10 being the most-significant bit. - O1, O2, O4, O8, and OSL are the data outputs latched in the O register, with O1 being the least-significant bit and OSL being the output of the status latch. - 6. K1, K2, K4, and K8 are the data input lines with K1 being the least-significant bit of those inputs. - 7. $R0 \rightarrow R15$ are the R-output register outputs. - 8. V<sub>DD</sub> is the power-supply input. - 9. VSS is the ground pin. - OSC1<sup>†</sup> is the oscillator input if driven by an external clock. OSC1 and OSC2 are shorted together to operate with the internal oscillator. The frequency is controlled by an external RC circuit. - 11. OSC2 is the oscillator output. - INIT is used for power-on initialization or hardware reset (see the Programmer's Reference Manual for more information). <sup>†</sup>If an external clock is used, OSC2 is tied to Vog. ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS #### 7. HE-2 HARDWARE EVALUATOR #### 7.1 INTRODUCTION The HE-2 is a register-level emulator and debugging unit for TMS 1000 series microcomputers. The software simulation provided by time-sharing processing combined with the HE-2 having such features as single-step, repetitive step, breakpoint, RAM inspection, and manual load for instructions make significant improvements in design-cycle time possible. The unit is especially valuable when programs that control mechanical devices or several peripherals must be verified in real time. If problems are encountered in the laboratory, there is no need for immediate reassembly of the code since algorithm changes can be entered manually into the instruction RAM's. RAM's are used for the instruction memory, instruction decoder, and the output decoder. Thus, each programmable portion of the TMS 1000 series devices is modified by a paper-tape input, rather than programming a PROM every time a design change occurs. Since every day saved in new-product development can represent thousands of dollars, the hardware evaluator will usually pay for itself many times over in the first project. The HE-2 emulates all microcomputers in the TMS 1000 series. By removing a small PC board, the HE-2 can emulate the TMS 1000, TMS 1200, TMS 1070, or the TMS 1270. Replacing the PC board enables emulation of the TMS 1100 and TMS 1300. #### 7.2 CONTROLS AND FRONT PANEL All of the internal status bits, register and RAM contents, and instruction codes are displayed on the front panel. Address and instruction bit switches control the memory inspection and manual entry mode. In the halt mode or with breakpoint, a display select switch allows RAM inspection at any point in the program execution. The step enable allows the designer to cycle through single instructions or through multiple instructions at a 2-Hz to 3-Hz rate. A complete operation guide is available upon request for review. A manual is shipped with each system purchased. ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS #### 7.3 ELECTRICAL AND MECHANICAL FEATURES Implementation: MOS and BiPolar Space Requirements: 19 1/2" wide X 13" high X 25 1/4" deep Paper Tape Reader: Front panel mounted (50 characters per second) Power Requirements: 120 V ac, 2 amperes, 50 to 60 Hz Cooling: Self contained, rear of chassis Connector: Amphenol #57-20500 female Self-Contained Oscillator: 100 kHz to 400 kHz, adjustable. #### 7.4 CONNECTOR PIN ASSIGNMENTS | PIN NO. | FUNCTION | PIN NO. | FUNCTION | |---------|----------|---------|-------------------| | 1 | R0 | 26 | K2 | | 2 | R1 | 27 | K4 | | 3 | R2 | 28 | K8 | | 4 | R3 | 29 | INIT | | 5 | R4 | 30 | NC . | | 6 | R5 | 31 | NC | | 7 | R6 | 32 | NC | | 8 | R7 | 33 | NC | | 9 | R8 | 34 | NC | | 10 | R9 | 35 | NC | | 11 | R10 | 36 | NC | | 12 | R11 | 37 | NC | | 13 | R12 | 38 | NC | | 14 | R13 | 39 | NC | | 15 | R14 | 40 | NC | | 17 | R15 | 41 | NC | | 17 | 00 | 42 | NC | | 18 | O1 | 43 | NC | | 19 | O2 | 44 | GND | | 20 | O3 | 45 | GND | | 21 | 04 | 46 | GND | | 22 | O5 | 47 | NC | | 23 | 06 | 48 | +5 V ) | | 24 | 07 | 49 | +5 V } 1A maximum | | 25 | K1 | 50 | +5 V ) | | | | | | NOTE: The R and O outputs have standard push-pull TTL outputs. Each K input uses an emitter-follower input buffer with a five-volt power supply. #### 8. MECHANICAL DATA 8.1 TMS 1000 NL, TMS 1070 NL, TMS 1100 NL - 28-PIN PLASTIC PACKAGE Each pin centerine is located within 0.010 inch (0.26 millimeters) of its true longitudinal position. All linear dimensions are shown in inches land parenthetically in millimeters for reference only), Inch dimensions govern, e o NOTES ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS 8.2 TMS 1200 NL, TMS 1270 NL, TMS 1300 NL - 40-PIN PLASTIC PACKAGE Each pin centerline is located within 0.010 inch (0.26 millimeters) of its true longitudinal position. b. All linear dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern. NOTES Each pin centerline is located within 0.010 inch (0.26 millimeters) of its true longitudinal position. All linear dimensions are shown in inches (and parenthetically in millimeters for reference only), Inch dimensions govern. NOTES E ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS 8.4 TMS 1200 JL, TMS 1270 JL, TMS 1300 JL - 40-PIN CERAMIC PACKAGE Texas Instruments ## TMS 1000 SERIES ONE-CHIP MICROCOMPUTERS #### TMS 2000 SERIES OF LOW COST MICROCOMPUTERS The TMS 2000 series of microcomputers are N-channel Silicon Gate implementations of the TMS 1000 series of one-chip microcomputers. The devices have been designed to be plug-in replacements for the TMS 1000 but with enhanced performance. #### **Features** - Full TMS1000 Instruction Set and Architecture - 5 volt Single Power Supply - 5μsec Instruction Execution Time - TTL compatible inputs and outputs - Ideally suited for high volume control applications which require low power supply voltages i.e. Automotive — existing TTL systems — battery operated systems # TMS 8080 Microprocessor #### 1. ARCHITECTURE #### 1.1 INTRODUCTION The TMS 8080 is an 8-bit parallel central processing unit (CPU) fabricated on a single chip using a high-speed N-channel silicon-gate process. (See Figure 1). A complete microcomputer system with a 2-µs instruction cycle can be formed by interfacing this circuit with any appropriate memory. Separate 8-bit data and 16-bit address buses simplify the interface and allow direct addressing of 65,536 bytes of memory. Up to 256 input and 256 output ports are also provided with direct addressing. Control signals are brought directly out of the processor and all signals, excluding clocks, are TTL compatible. #### 1.2 THE STACK The TMS 8080 incorporates—a stack architecture in which a portion of external memory is used as a pushdown stack for storing data from working registers and internal machine status. A 16-bit stack pointer (SP) is provided to facilitate stack location in the memory and to allow almost unlimited interrupt handling capability. The CALL and RST (restart) instructions use the SP to store the program counter (PC) into the stack. The RET (return) instruction uses the SP to acquire the previous PC value. Additional instructions allow data from registers and flags to be saved in the stack. #### 1.3 REGISTERS The TMS 8080 has three categories of registers: general registers, program control registers, and internal registers. The general registers and program control registers are listed in Table 1. The internal registers are not accessible by the programmer. They include the instruction register, which holds the present instruction, and several temporary storage registers to hold internal data or latch input and output addresses and data. FIGURE 1-TMS 8080 FUNCTIONAL BLOCK DIAGRAM #### 1.4 THE ARITHMETIC UNIT Arithmetic operations are performed in an 8-bit parallel arithmetic unit that has both binary and decimal capabilities. Four testable internal flag bits are provided to facilitate program control, and a fifth flag is used for decimal corrections. Table 2 defines these flags and their operation. Decimal corrections are performed with the DAA instruction. The DAA corrects the result of binary arithmetic operation on BCD data as shown in Table 3. #### 1.5 STATUS & CONTROL Two types of status are provided by the TMS8080. Certain status is indicated by dedicated control lines. Additional status is transmitted on the data bus during the beginning of each instruction cycle (machine cycle). Table 3 indicates the pin functions of the TMS8080. Table 4 defines the status information that is presented during the beginning of each machine cycle (SYNC time) on the data bus. #### 1.6 I/O OPERATIONS Input/output operations (I/O) are performed using the IN and OUT instructions. The second byte of these instructions indicates the device address (256 device addresses). When an IN instruction is executed, the input device address appears in duplicate on A7 through A0 and A15 through A8, along with $\overline{\text{WO}}$ and INP status on the data bus. The addressed input device then puts its input data on the data bus for entry into the accumulator. When an OUT instruction is executed, the same operation occurs except that the data bus has OUT status and then has output data. Direct memory access channels (DMA) can be OR-tied directly with the data and address buses through the use of the HOLD and HLDA (hold acknowledge) controls. When a HOLD request is accepted by the CPU, HLDA goes high, the address and data lines are forced to a high-impedance or "floating" condition, and the CPU stops until the HOLD request is removed. Interfacing with different speed memories is easily accomplished by use of the WAIT and READY pins. During each machine cycle, the CPU polls the READY input and enters a wait condition until the READY line becomes true. When the WAIT output pin is high, it indicates that the CPU has entered the wait state. Designing interrupt driven systems is simplified through the use of vectored interrupts. At the end of each instruction, the CPU polls the INT input to determine if an interrupt request is being made. This action does not occur if the CPU is in the HOLD state or if interrupts are disabled. The INTE output indicates if the interrupt logic is enabled (INTE is high). When a request is honored, the INTA status bit becomes high, and an RST instruction may be inserted to force the CPU to jump to one of eight possible locations. Enabling or disabling interrupts is controlled by special instructions (El or DI). The interrupt input is automatically disabled when an interrupt request is accepted or when a RESET signal is received. #### 1.7 INSTRUCTION TIMING The execution time of the instructions varies depending on the operation required and the number of memory references needed. A machine cycle is defined to be a memory referencing operation and is either 3, 4, or 5 state times long. A state time (designated S) is a full cycle of clocks \$1\$ and \$2\$. (NOTE: The exception to this rule is the DAD instruction, which consists of 1 memory reference in 10 state times). The first machine cycle (designated M1) is either 4 or 5 state times long and is the "instruction fetch" cycle with the program counter appearing on the address bus. The CPU then continues with as many M cycles as necessary to complete the execution of the instruction (up to a maximum of 5). Thus the instruction execution time varies from 4 state times (several including ADDr) to 18 (XTHL). The WAIT or HOLD conditions may affect the execution time since they can be used to control the machine (for example to "single step") and the HALT instruction forces the CPU to stop until an interrupt is received. As the instruction execution is completed (or in the HALT state) the INT pin is polled for an interrupt. In the event of an interrupt, the PC will not be incremented during the next M1 and an RST instruction can be inserted. #### TABLE 1 TMS 8080 REGISTERS | | | IM2 8080 REGIS | IERS | |-----------------|------------|----------------|-----------------------------------------------------------| | NAME | DESIGNATOR | LENGTH | PURPOSE | | <br>Accumulator | Α | 8 | Used for arithmetic, logical, and I/O operations | | B Register | 8 | 8 | General or most significant 8 bits of double register BC | | C Register | С | 8 | General or least significant 8 bits of double register BC | | D Register | D | 8 | General or most significant 8 bits of double register DE | | E Register | E | 8 | General or least significant 8 bits of double register DE | | H Register | н | 8 | General or most significant 8 bits of double register HL | | L Register | L | 8 | General or least significant 8 bits of double register HL | | Program Counter | PC | 16 | Contains address of next byte to be fetched | | Stack Pointer | SP | 16 | Contains address of the last byte of data saved in | | | | | the memory stack | | Flag Register | F | 5 | Five flags (C, Z, S, P, C1) | | | | | | NOTE: Registers B and C may be used together as a single 16-bit register, likewise, D and E, and H and L. TABLE 2 #### FLAG DESCRIPTIONS | SYMBOL | TESTABLE | DESCRIPTION | |------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | YES | C is the carry/borrow out of the MSB (most significant bit) of the ALU (Arithment Logic Unit). A TRUE condition (C = 1) indicates overflow for addition or underflow for subtraction. | | , <b>z</b> | YES | A TRUE condition (Z = 1) indicates that the output of the ALU is equal to zero. | | s | YES | A TRUE condition (S = 1) indicates that the MSB of the ALU output is equal to a one (1). | | Р | YES | A TRUE condition (P = 1) indicates that the output of the ALU has even parity (the number of bits equal to one is even). | | C1 | NO | C1 is the carry out of the fourth bit of the ALU (TRUE condition), C1 is used only for BCD correction with the DAA instruction. | #### TABLE 3 FUNCTION OF THE DAA INSTRUCTION Assume the accumulator (A) contains two BCD digits, X and Y | | 7 4 | 3 | 0 | |-----|-----|---|---| | ACC | х | Y | ] | | | ACCUM | ULAT | OR | ACCUMULATOR | | | | | | | | | | |---|--------|-------|--------|-------------|-------|----|-------------------------------|--|--|--|--|--|--| | | BEFOR | RE DA | A | AFTER DAA | | | | | | | | | | | С | A7 A4 | C1 | A3 A0 | С | A7 A4 | C1 | A <sub>3</sub> A <sub>0</sub> | | | | | | | | 0 | X < 10 | 0 | Y < 10 | 0 | X | 0 | Υ | | | | | | | | 0 | X < 10 | 1 | Y < 10 | 0 | × | 0 | Y+6 | | | | | | | | 0 | X < 9 | 0 | Y ≥ 10 | 0 | X + 1 | 1 | Y+6 | | | | | | | | 1 | X < 10 | 0 | Y < 10 | 1 | X + 6 | 0 | Y | | | | | | | | 1 | X < 10 | 1 | Y < 10 | 1 | X + 6 | 0 | Y + 6 | | | | | | | | 1 | X < 10 | 0 | Y ≥ 10 | 1 | X + 7 | 1 | Y + 6 | | | | | | | | 0 | X ≥ 10 | 0 | Y < 10 | 1 | X + 6 | 0 | Y | | | | | | | | 0 | X > 10 | 1 | Y < 10 | 1 | X + 6 | 0 | Y+6 | | | | | | | | 0 | X > 9 | 0 | Y ≥ 10 | 1 | X + 7 | 1 | Y + 6 | | | | | | | NOTE: The corrections shown in Table 3 are sufficient for addition. For subtraction, the programmer must account for the borrow condition that occur and give erroneous results. The most straight forward method is to set A = 9916 and carry = 1. Then add the minuend to A after subtracting the subtrahend from A. TABLE 4 TMS 8080 PIN DEFINITIONS | SIGNATURE | PIN | 1/0 | DESCRIPTION | |-----------------|-----|--------|-------------------------------------------------------------------------------------------| | A15 (MSB) | 36 | OUT | A15 through A0 comprise the address bus. True memory or I/O device addresses appear on | | A14 | 39 | OUT | this 3-state bus during the first state time of each instruction cycle. | | A13 | 38 | OUT | | | A12 | 37 | OUT | | | A11 | 40 | OUT | | | A10 | 1 | OUT | | | A9 | 35 | OUT | | | A8 | 34 | OUT | | | A7 | 33 | OUT | | | A6 | 32 | OUT | | | A5 | 31 | OUT | | | A4 | 30 | OUT | | | A3 | 29 | OUT | | | A2 | 27 | OUT | | | A1 | 26 | OUT | | | A0 (LSB) | 25 | OUT | | | D7 (MSB) | 6 | IN/OUT | | | D6 | 5 | IN/OUT | D7 through D0 comprise the bidirectional 3-state data bus. Memory, status, or I/O data is | | D5 | 4 | IN/OUT | transferred on this bus. | | D4 | 3 | IN/OUT | | | D3 | 7 | IN/OUT | | | D2 | 8 | IN/OUT | | | D1 | 9 | IN/OUT | | | D0 (LSB) | 10 | IN/OUT | | | v <sub>ss</sub> | 2 | | Ground reference | | V <sub>BB</sub> | 11 | | Supply voltage (-5 V nominal) | | vcc | 20 | | Supply voltage (5 V nominal) | | v <sub>DD</sub> | 28 | | Supply voltage (12 V nominal) | | φ1 | 22 | IN | Phase 1 clock. | | φ2 | 15 | IN | Phase 2 clock, See page 15 for $\phi$ 1 and $\phi$ 2 timing. | | | TABLE 4 (CONTINUED) | | | | | | | | | | | |-----------|---------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | SIGNATURE | PIN | 1/0 | DESCRIPTION | | | | | | | | | | RESET | 12 | IN | Reset. When active (high) for a minimum of 3 clock cycles, the RESET input causes the TMS 8080 to be reset. PC is cleared, interrupts are disabled, and after RESET, instruction execution starts at memory location 0. To prevent a lockup condition, a HALT instruction must not be used in location 0. | | | | | | | | | | HOLD | 13 | IN | Hold signal, When active (high) HOLD causes the TMS 8080 to enter a hold state and float<br>(put the 3-state address and data bus in a high-impedance state). The chip acknowledges<br>entering the hold state with the HLDA signal and will not accept interrupts until it leaves<br>the hold state. | | | | | | | | | | INT | 14 | IN | Interrupt request. When active (high) INT indicates to the TMS8080 that an interrupt is being requested. The TMS8080 polls INT during a HALT or at the end of an instruction. The request will be accepted except when INTE is low or the CPU is in the HOLD condition. | | | | | | | | | | INTE | 16 | ОПТ | Interrupts enabled. INTE indicates that an interrupt will be accepted by the TMS 8080 unless it is in the hold state. INTE is set to a high logic level by the EI (Enable Interrupt) instruction and reset to a low logic level by the DI (Disable Interrupt) instruction. INTE is also reset when an interrupt is accepted and by the A high on RESET. | | | | | | | | | | DBIN | 17 | OUT | Data bus in. DBIN indicates whether the data bus is in an input or output mode. (high = input, low = output). | | | | | | | | | | WR | 18 | OUT | Write. When active (low), WR indicates a write operation on the data bus to memory or to an I/O port. | | | | | | | | | | SYNC | 19 | оит | Synchronizing control line. When active (high) SYNC indicates the beginning of each machine cycle of the TMS8080, Status information is also present on the data bus during SYNC for external latches. | | | | | | | | | | HLDA | 21 | OUT | Hold acknowledge. When active (high). HLDA indicates that the TMS 8080 is in a hold state. | | | | | | | | | | READY | 23 | IN | Ready control line. An active (high) level indicates to the TMS 8080 that an external device<br>has completed the transfer of data to or from the data bus. READY is used in conjunction<br>with WAIT for different memory speeds. | | | | | | | | | | WAIT | 24 | ОПТ | Wait status. When active (high) WAIT indicates that the TMS8080 has entered a wait state pending a READY signal from memory. | | | | | | | | | #### TABLE 5 TMS 8080 STATUS | SIGNATURE | DATA BUS BIT | DESCRIPTION | |-----------|--------------|------------------------------------------------------------------------------------------------------------------------| | INTA | D0 | Interrupt acknowledge. | | wõ | D1 | Indicates that current machine cycle will be a read (input) (high = read) or a write (output) (low = write) operation. | | STACK | D2 | Indicates that address is stack address from the SP. | | HLTA | D3 | HALT instruction acknowledge. | | OUT | D4 | Indicates that the address bus has an output device address and the data bus has output data. | | M1 | D5 | Indicates instruction acquisition for first byte. | | INP | D6 | Indicates address bus has address of input device. | | MEMR | D7 | Indicates that data bus will be used for memory read data. | | | | | #### INSTRUCTION FORMATS TMS 8080 instructions are either one, two, or three bytes long and are stored as binary integers in successive memory locations in the format shown below. #### One-Byte Instructions D7 D6 D5 D4 D3 D2 D1 D0 OP CODE Two-Byte Instructions D7 D6 D5 D4 D3 D2 D1 D0 OP CODE D7 D8 D5 D4 D3 D2 D1 D0 OPERAND Three-Byte Instructions D7 D6 D5 D4 D3 D2 D1 D0 OP CODE D7 D6 D5 D4 D3 D2 D1 D0 LOW ADDRESS OR OPERAND 1 D7 D6 D5 D4 D3 D2 D1 D0 HIGH ADDRESS OR OPERAND 2 #### INSTRUCTION SET SUMMARY (alphabetically listed) | | | | | POSITIV | E-LOGIC | | |----------|-------|-------------------------------------------|----------|---------|---------|---------| | | | | REGISTER | HEX C | PCODE | CLOCK | | MNEMONIC | BYTES | DESCRIPTION | AFFECTED | D7-D4/ | D3-D0 | CYCLES* | | ACI | 2 | Add immediate to A with carry | | č | Ě | 7 | | ADC M | 1 | Add memory to A with carry <sup>†</sup> | | 8 | E | 7 | | ADC r | 1 | Add register to A with carry <sup>†</sup> | В | 8 | 8 | 4 | | | | | С | 8 | 9 | | | | | | D | 8 | A | | | | | | E | 8 | В | | | | | | н | 8 | С | | | | | | L | 8 | D | | | | | | Α | 8 | F | | | ADD M | 1 | Add memory to A <sup>†</sup> | | 8 | 6 | 7 | | 1 DDA | 1 | Add register to A <sup>†</sup> | 8 | 8 | 0 | 4 | | | | | С | 8 | 1 | | | | | | D | 8 | 2 | | | | | | E | 8 | 3 | | | | | | н | 8 | 4 | | | | | | L | 8 | 5 | | | | | | Α | 8 | 7 | | | ADI | 2 | Add immediate to A <sup>†</sup> | | С | 6 | 7 | | ANA M | 1 | AND memory with A <sup>†</sup> | | A | 6 | 7 | | ANAr | 1 | AND register with A <sup>†</sup> | В | Α | 0 | 4 | | ANI | 2 | AND immediate with A <sup>†</sup> | | E | 6 | 7 | | CALL | 3 | Call unconditional | | С | D | 17 | | CC | 3 | Call on carry | | D | c | 11/17 | | CM | 3 | Call on minus | | F | С | 11/17 | | CMA | 1 | Complement A | | 2 | F | 4 | | CMC | 1 | Complement carry ‡ | | 3 | F | 4 | | CMP M | 1 | Compare memory with A <sup>†</sup> | | В | E | 7 | | | | | | | | | <sup>\*</sup>Two possible cycle times (11/12) indicate instruction cycles dependent on condition flags. (2, S, S, P, C1) affected. (3, S, P, C1) affected. | | | | | POSITIV | E-LOGIC | | |----------|-------|---------------------------------------|----------|---------|---------|---------| | | | | REGISTER | HEX C | PCODE | CLOCK | | MNEMONIC | BYTES | DESCRIPTION | AFFECTED | \D7-D4/ | \D3-D0/ | CYCLES* | | CMP r | 1 | Compare register with A | | | | | | Civil | • | 30 | 8 | В | 8 | 4 | | | | | С | В | 9 | | | | | | D | В | А | | | | | | E | В | В | | | | | | н | В | С | | | | | | L | В | D | | | | | | A | В | F | | | CNC | 3 | Call on no carry | | D | 4 | 11/17 | | CNZ | 3 | Call on no zero | | C | 4 | 11/17 | | CP | 3 | Call on positive | | F | 4 | 11/17 | | CPE | 3 | Call on parity even | | E | С | 11/17 | | CPI | 2 | Compare immediate with A <sup>†</sup> | | F | E | 7 | | CPO | 3 | Call on parity odd | | Ε | 4 | 11/17 | | cz | 3 | Call on zero | | С | С | 11/17 | | DAA | 1 | Decimal adjust A <sup>†</sup> | | 2 | 7 | 4 | | DAD B | 1 | Add B&C to H&L‡ | | 0 | 9 | 10 | | DAD D | 1 | Add D&E to H&L‡ | | 1 | 9 | 10 | | DADH | 1 | Add H&L to H&L‡ | | 2 | 9 | 10 | | DAD SP | 1 | Add stack pointer to H&L‡ | | 3 | 9 | 10 | | DCR M | 1 | Decrement Memory § | | 3 | 5 | 10 | | DCR | 1 | Decrement Register § | В | 0 | 5 | 5 | | 50111 | • | | c | 0 | D | | | | | | D | 1 | 5 | | | | | | Ē | 1 | D | | | | | | н | 2 | 5 | | | | | | L | 2 | D | | | | | | A | 3 | D | | | DCX B | 1 | Decrement B&C | | 0 | В | 5 | | DCX D | 1 | Decrement D&E | | 1 | В | 5 | | DCX H | i | Decrement H&L | | 2 | В | 5 | | DCX SP | 1 | Decrement stack pointer | | 3 | В | 5 | | DI. | i | Disable interrupts | | F | 3 | 4 | | EI | i | Enable interrupts | | F | В | 4 | | HLT | 1 | Halt | | 7 | 6 | 7 | | IN | 2 | Input | | D | В | 10 | | INR M | 1 | Increment memory § | | 3 | 4 | 10 | | INR r | 1 | Increment register § | В | 0 | 4 | 5 | | | | | c | 0 | С | | | | | | D | 1 | 4 | | | | | | E | 1 | С | | | | | | н | 2 | 4 | | | | | | L | 2 | c | | | | | | A | 3 | c | | | INX B | 1 | Increment B&C register | • | 0 | 3 | 5 | | INX D | i | Increment D&E register | | 1 | 3 | 5 | | INX H | i | Increment H&L register | | 2 | 3 | 5 | | INX SP | ' i | Increment Hack register | | 3 | 3 | 5 | | JC | 3 | Jump on carry | | D | Ā | 10 | | JM | 3 | Jump on minus | | F | A | 10 | | J.** | 3 | outing on minus | | • | | | <sup>\*</sup>Two possible cycles times (11/17) indicate instruction cycles dependent on condition flags. †All flags (C, Z, S, P, C1) affected. \*All flags except carry affected § All flags except carry affected | | | | | POSITIV | | | |-------------------------------------|-------|----------------------------------|------------|---------|-----------------|--------| | | | | REGISTER | HEX O | | CLOCK | | MNEMONIC | BYTES | DESCRIPTION | AFFECTED | \D7-D4\ | <b>√D3</b> -D0∕ | CYCLES | | JMP | 3 | Jump unconditional | | ċ | 3 | 10 | | JNC | 3 | Jump on no carry | | D | 2 | 10 | | JNZ | 3 | Jump on no zero | | С | 2 | 10 | | JP | 3 | Jump on positive | | F | 2 | 10 | | JPE | 3 | Jump on parity even | | E | A | 10 | | JPO | 3 | Jump on parity odd | | E | 2 | 10 | | J2 | 3 | Jump on zero | | c | Δ | 10 | | LDA | 1 | Load A direct | | 3 | A | 13 | | LDAX B | 1 | Load A indirect | | 0 | A | 7 | | LDAX D | 1 | Load A indirect | | 1 | A | 7 | | LHLD | 3 | Load H&L direct | | 2 | A | 16 | | LXIB | 3 | Load immediate register pair B&C | | 0 | 1 | 10 | | LXID | 3 | Load immediate register pair D&E | | 1 | 1 | 10 | | LXIH | 3 | Load immediate register | | 2 | 1 | 10 | | LXI SP | 3 | Load immediate stack pointer | | 3 | 1 | 10 | | MOV M,r | 1 | Move register to memory | В | 7 | 0 | 7 | | | | | С | 7 | 1 | | | | | | D | 7 | 2 | | | | | | Ē | 7 | 3 | | | | | | н | 7 | 4 | | | | | | Ľ | 7 | 5 | | | | | | A | 7 | 7 | | | MOV r,M | 1 | Move memory to register | В | 4 | 6 | 7 | | | | more memory to register | c | 4 | E | , | | | | | D | 5 | 6 | | | | | | E | 5 | | | | | | | н н | | E | | | | | | | 6 | 6 | | | | | | L | 6 | E | | | | | | A | 7 | E | | | MOV r <sub>1</sub> , r <sub>2</sub> | 1 | Move register to register | В,В | 4 | 0 | 5 | | | | | B,C | 4 | 1 | | | | | | B,D | 4 | 2 | | | | | | 8,€ | 4 | 3 | | | | | | в,н | 4 | 4 | | | | | | B,L | 4 | 5 | | | | | | B,A | 4 | 7 | | | | | | C,B | 4 | 8 | | | | | | C,C | 4 | 9 | | | | | | C,D | 4 | A | | | | | | C,E | 4 | В | | | | | | C,H | 4 | С | | | | | | C,L | 4 | D | | | | | | C,A | 4 | F | | | | | | D,B | 5 | 0 | | | | | | D,C | 5 | ĭ | | | | | | D,D | 5 | 2 | | | | | | D.E | 5 | 3 | | | | | | D,H | 5 | 4 | | | | | | | | | | | | | | | | | | | | | | H,L<br>D,A | 5<br>5 | 5<br>7 | | <sup>\*</sup>Two possible cycles times (11/17) indicate instruction cycles dependent on condition flags. | | | | REGISTER | | E-LOGIC | CLOCK | |-------------------------------------|-------|--------------------------------------------|----------|--------|---------|---------| | MNEMONIC | BYTES | DESCRIPTION | AFFECTED | D7-D4 | \D3-D0 | CYCLES* | | MOV r <sub>1</sub> , r <sub>2</sub> | 1 | Move register to register (continued) | E,C | š | š | | | | | | E,D | 5 | Α | | | | | | E,E | 5 | В | | | | | | E,H | 5 | С | | | | | | E,L | 5 | D | | | | | | E,A | 5 | F | | | | | | н,в | 6 | 0 | | | | | | н,с | 6 | 1 | | | | | | H,D | 6 | 2 | | | | | | H,E | 6 | 3 | | | | | | н,н | 6 | 4 | | | | | | H,L | 6 | 5 | | | | | | H,A | 6 | 7 | | | | | | L,B | 6 | 8 | | | | | | L,C | 6 | 9 | | | | | | L,D | 6 | Α | | | | | | L,E | 6 | В | | | | | | L,H | 6 | С | | | | | | L,Ł | 6 | D | | | | | | L,A | 6 | F | | | | | | A,B | 7 | 8 | | | | | | A,C | 7 | 9 | | | | | | A,D | 7 | Α | | | | | | A,E | 7 | В | | | | | | A,H | 7 | С | | | | | | A,L | 7 | D | | | | _ | | A,A | 7 | F | 40 | | MVIM | 2 | Move immediate memory | _ | 3 | 6 | 10 | | MVIr | 2 | Move immediate register | В<br>С | 0 | 6<br>E | 7 | | | | | | | | | | | | | D<br>E | 1 | 6<br>E | | | | | | H H | 1<br>2 | | | | | | | | 2 | 6<br>E | | | | | | L<br>A | 3 | E | | | NOP | | | 4 | 0 | 0 | 4 | | ORA M | 1 | No operation OR memory with A <sup>†</sup> | 4 | В | 6 | 7 | | ORA r | 1 | OR register with A <sup>†</sup> | В | В | 0 | 4 | | OHAT | , | OH register with A | c | В | 1 | • | | | | | D | В | 2 | | | | | | E | В | 3 | | | | | | н | В | 4 | | | | | | L | В | 5 | | | | | | A | В | 7 | | | ORI | 2 | OR immediate with A <sup>†</sup> | • | F | 6 | 7 | | OUT | 2 | Output | | D | 3 | 10 | | PCHL | 1 | H&L to program counter | | E | 9 | 5 | | POP B | 1 | Pop register pair B&C off stack | | c | 1 | 10 | | POP D | i | Pop register pair D&E off stack | | D | 1 | 10 | | POP H | i | Pop register pair H&L off stack | | E | 1 | 10 | | POP PSW | 1 | Pop A and flags off stack <sup>†</sup> | | F | 1 | 10 | | | • | | | | | | <sup>\*</sup>Two possible cycles times (11/17) indicate instruction cycles dependent on condition flags. $^{\dagger}$ All flags (C, Z, S, P, C1) affected. | | | | | POSITIV | | | |----------|-------|----------------------------------------------------|------------------------|---------|--------|--------| | | | | REGISTER | HEX O | | CLOCK | | MNEMONIC | BYTES | DESCRIPTION | AFFECTED | D7-D4 | _D3_D0 | CYCLES | | PUSH B | 1 | Push register pair B&C | | С | 5 | 11 | | PUSH D | 1 | Push register pair D&C | | D | 5 | 11 | | PUSH H | 2 | Push register pair H&L on stack | | E | 5 | 11 | | PUSH PSW | 1 | Push A and Flags on stack | | F | 5 | 11 | | RAL | 1 | Rotate A left through carry 1 | | 1 | 7 | 4 | | RAR | 1 | Rotate A right through carry 1 | | 1 | F | 4 | | RC | 1 | Return on carry | | Q | 8 | 5/11 | | RET | 1 | Return | | С | 9 | 10 | | RLC | 1 | Rotate A left <sup>‡</sup> | | 0 | 7 | 4 | | RM | 1 | Return on minus | | F | 8 | 5/11 | | RNC | 1 | Return on no carry | | D | 0 | 5/11 | | RNZ | 1 | Return on no zero | | С | 0 | 5/11 | | RP | 1 | Return on positive | | F | 0 | 5/11 | | RPE | 1 | Return on parity even | | E | 8 | 5/11 | | RPO | 1 | Return on parity odd | | E. | 0 | 5/11 | | RRC | 1 | Rotate A right‡ | | 0 | F | 4 | | RST | 1 | Restart | | | | 11 | | | | | PC←0000 <sub>16</sub> | С | 7 | | | | | | PC-0008 <sub>16</sub> | С | F | | | | | | PC←0010 <sub>16</sub> | D | 7 | | | | | | PC+-0018 <sub>16</sub> | D | F | | | | | | PC0020 <sub>16</sub> | E | 7 | | | | | | PC+-0028 <sub>16</sub> | E | F | | | | | | PC-003016 | F | 7 | | | | | | PC-0038 <sub>16</sub> | F | F | | | RZ | 1 | Return on Zero | 10 | С | 8 | 5/11 | | SBB M | 1 | Subtract memory from A with borrow <sup>†</sup> | | 9 | E | 7 | | SBB r | 1 | Subtract register from A with borrow <sup>†</sup> | В | 9 | 8 | 4 | | | | | c | 9 | 9 | • | | | | | D | 9 | A | | | | | | E | 9 | В | | | | | | н | 9 | c | | | | | | Ë | 9 | D | | | | | | Α | 9 | F | | | SBI | 2 | Subtract immediate from A with borrow <sup>†</sup> | ~ | D | E | 7 | | SHLD | 3 | Store H&L direct | | 2 | 2 | | | SPHL | 1 | H&L to stack pointer | | | | 16 | | STA | 3 | Store A direct | | F | 9 | 5 | | | - | | | 3 | 2 | 13 | | STAX B | 1 | Store A indirect | | 0 | 2 | 7 | | STAX D | 1 | Store A indirect | | 1 | 2 | 7 | | STC | 1 | Set carry ‡ | | 3 | 7 | 4 | | SUB M | 1 | Subtract memory from A <sup>†</sup> | | 9 | 6 | 7 | | SUB r | 1 | Subtract register from A <sup>†</sup> | В | 9 | 0 | 4 | | | | | С | 9 | 1 | | | | | | D | 9 | 2 | | | | | | E | 9 | 3 | | | | | | н | 9 | 4 | | | | | | L | 9 | 5 | | | | | | A | 9 | 7 | | | SUI | 2 | Subtract immediate from A <sup>†</sup> | | D | 6 | 7 | <sup>\*</sup>Two possible cycles times (11/17) indicate instruction cycles dependent on condition flags. <sup>†</sup> All flags (C, Z, S, P, C1) affected. ‡Only carry flag affected. | | | | REGISTER | POSITIV<br>HEX O | | CLOCK | |----------|-------|--------------------------------------------|----------|------------------|--------|---------| | MNEMONIC | BYTES | DESCRIPTION | AFFECTED | \D7-D4/ | \D3-D0 | CYCLES* | | XCHG | 1 | Exchange D&E, H&L registers | | Ě | В | 4 | | XRA M | 1 | Exclusive OR memory with A <sup>†</sup> | | Α | E. | 7 | | XRAr | 1 | Exclusive OR register with A <sup>†</sup> | В | Α | 8 | 4 | | | | | С | A | 9 | | | | | | D | A | Α | | | | | | E | A | В | | | | | | н | A | С | | | | | | L | Α | D | | | | | | Α | Α | F | | | XRI | 2 | Exclusive OR immediate with A <sup>†</sup> | | E | E | 7 | | XTHL | 1 | Exchange top of stack H&L | | E | 3 | 18 | <sup>\*</sup>Two possible cycle times (11/17) indicate instruction cycles dependent on condition flags. #### 2. TMS 8080 ELECTRICAL AND MECHANICAL SPECIFICATIONS ## 2.1 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\* | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | | | –0.3 V to 20 V | |--------------------------------------|-----|-----|----|--|--|--|--|--|--|--|--|--|----|--|----------------| | Supply voltage, VDD (see Note 1 | | | | | | | | | | | | | | | -0.3 V to 20 V | | Supply voltage, VSS (see Note 1) | | | | | | | | | | | | | | | -0.3 V to 20 V | | All input and output voltages (see f | Vot | e 1 | 1) | | | | | | | | | | | | -0.3 V to 20 V | | Continuous power dissipation | | | | | | | | | | | | | | | 1.5 W | | Operating free-air temperature rang | | | | | | | | | | | | | | | | | Storage temperature range | | | | | | | | | | | | | ٠. | | -65°C to 150°C | <sup>\*</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 2.2 RECOMMENDED OPERATING CONDITIONS | | MIN | NOM | MAX | UNIT | |-----------------------------------------------------------------------------------|--------------------|-----|--------------------|------| | Supply voltage, VBB | -4.75 | -5 | -5.25 | ٧ | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Supply voltage, VDD | 11.4 | 12 | 12.6 | V | | Supply voltage, VSS | | 0 | | ٧ | | High-level input voltage, V <sub>IH</sub> (all inputs except clocks) (see Note 2) | 3.3 | | V <sub>CC</sub> +1 | V | | High-level clock input voltage, V <sub>IH(φ)</sub> | V <sub>DD</sub> -1 | | V <sub>DD</sub> +1 | V | | Low-level input voltage, VIL (all inputs except clocks) (see Note 3) | -1 | | 0.8 | ٧ | | Low-level clock input voltage, V <sub>IL(φ)</sub> (see Note 3) | -1 | | 0.6 | ٧ | | Operating free-air temperature, TA | 0 | | 70 | °C | NOTES 2. Active pull-up resistors of nominally 2 kΩ will be switched onto the data bus when DBIN is high and the data input voltage is more positive than V<sub>TH</sub> min <sup>&</sup>lt;sup>†</sup> All flags (C, Z, S, P, C1) affected. NOTE 1: Under absolute maximum ratings voltage values are with respect to the normally most negative supply voltage, V<sub>BB</sub> (substrate). Throughout the remainder of this data sheet, voltage values are with respect to V<sub>SS</sub> unless otherwise noted. <sup>3</sup> The algebraic convention where the most negative limit is designated as minimum is used in this specification for logic voltage levels only. #### 2.3 ELECTRICAL CHARACTERISTICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS (UNLESS OTHERWISE NOTED) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------|------------------------------------------------------------|-----|------|------|------| | t <sub>l</sub> | Input current (any input except clocks and data bus | V <sub>I</sub> = 0 V to V <sub>CC</sub> | | | ±10 | μΑ | | <sup>1</sup> ι(φ) | Clock input current | $V_{I(\phi)} = 0 V \text{ to } V_{DD}$ | | | ±10 | μА | | I(DB) | Input current, data bus | V <sub>IDB</sub> = 0 V to V <sub>CC</sub> | | | -100 | μА | | I (hold) | Address or data bus input | VI(ad) or VI(DB) = VCC | | | 10 | | | (Inoid) | current during hold | V <sub>I(ad)</sub> or V <sub>I(DB)</sub> = 0 V | | | -100 | μА | | VOH | High-level output voltage | IOH = 100 µA | 3.7 | | | V | | VoL | Low-level output voltage | IOLDB = 1.7 mA,<br>IOL = 0.75 mA (any output except DB) | | | 0.45 | v | | BB(av) | Average supply current from VBB | Operating at $t_{c(\phi)} = 480 \text{ ns}$ , | | 0.01 | -1 | | | ICC(av) | Average supply current from VCC | T <sub>A</sub> = 25°C, | | 60 | 75 | mA | | IDD(av) | Average supply current from VDD | See Note 4 | | 40 | 67 | 1 | | C <sub>i</sub> | Capacitance, any input except clock | V <sub>BB</sub> = V <sub>DD</sub> = V <sub>SS</sub> = 0 V, | | 10 | 20 | | | C,(Ø) | Clock input capacitance | V <sub>SS</sub> = -4.75 to -5.25 V <sub>1</sub> f = 1 MHz, | | 5 | 10 | рF | | Co | Output capacitance | All other pins at 0 V | | 10 | 20 | 1 | ### 2.4 TIMING REQUIREMENTS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS | | | MIN | MAX | UNIT | |------------------------|------------------------------------------------------------------|-------|------|------| | tc(ø) | Clock cycle time (see Note 5) | 480 | 2000 | ns | | tr(p) | Clock rise time | 5 | 50 | ns | | <sup>†</sup> f(φ) | Clock fall time | 5 | 50 | ns | | <sup>1</sup> w(φ1) | Pulse width, clock 1 high | 60 | | ns | | ¹w(φ2) | Pulse width, clock 2 high | 220 | | ns | | td(φ1L-φ2) | Delay time, clock 1 low to clock 2 | 0 | | ns | | †d(φ2φ1) | Delay time, clock 2 to clock 1 | 70 | | ns | | †d(ø1H-ø2) | Delay time, clock 1 high to clock 2 (time between leading edges) | 130 | | ns | | ¹su(da-φ1) | Data setup time with respect to clock 1 | 50 | | ns | | <sup>t</sup> su(da-φ2) | Data setup time with respect to clock 2 | 150 | | ns | | t <sub>su(hold)</sub> | Hold input setup time | 140 | | ns | | tsu(int) | Interrupt input setup time | 180 | | ns | | t <sub>su(rdy)</sub> | Ready input setup time | 120 | | ns | | th(da) | Data hold time (see Note 6) | tPD(I | OBI) | ns | | th(hold) | Hold input hold time | 0 | | ns | | th(int) | Interrupt input hold time | 0 | | ns | | th(rdy) | Ready input hold time | 0 | | ns | <sup>&</sup>lt;sup>†</sup>All typical values are at $T_A = 25^\circ$ C and nominal voltages NOTE 4. The supply currents vary inversely with temperature at the rate of 0.45% C NOTES: 5. $t_{C(\phi)} = t_{d(\phi) \perp L(\phi)} + t_{r(\phi)} = 2000 \text{ ns}$ 6. The data input should be enabled using the OBIN status signal. No bus conflict can then occur and the data hold time requirement is thus assured. ## 2.5 SWITCHING CHARACTERISTICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS (SEE FIGURE ) | | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |------------------|----------------------------------------------------|--------------------------|----------|------| | tPD(ad) | Propagation delay time, clock 2 to address outputs | | 200 | ns | | tPD(da) | Propagation delay time, clock 2 to data bus | C <sub>L</sub> = 100 pF, | 220 | ns | | tPD(cont) | Propagation delay time, clocks to control outputs | R <sub>L</sub> = 1.3 kΩ | 120 | ns | | tPD(DBI) | Propagation delay time, clock 2 to DBIN output | n[ - 1.3 ksz | 25 140 | ns | | tPD(int) | Propagation delay time, clock 2 to INTE output | | 200 | ns | | <sup>t</sup> DI | Time for data bus to enter input mode | | (PD(DBI) | ns | | | Disable time to high-impedance state | | 120 | ns | | <sup>t</sup> PXZ | during hold (address outputs and data bus) | 1 | 120 | "" | The time that the address outputs and output data will remain stable after $\widehat{WR}$ goes high, $t_{WA}$ and $t_{WD} \ge t_{d}(\phi 1H \phi 2)$ The time between address outputs becoming stable and WR going low, $t_{AW} \le 2 t_{c(\phi)} - t_{d(\phi)} + t_{\phi} = 120 \text{ ns}$ The time between output data becoming stable and WR going low, $t_{DW} \ge t_{c(\phi)} - t_{d(\phi)} + t_{c(\phi)} - t_{c(\phi)} = 150$ ns. The following are relevant when interfacing to devices requiring $V_{\mbox{\footnotesize{IH}}}$ min of 3.3 V: - a) Maximum output rise time (tTLH) from 0.8 V to 3.3 V is 140 ns with CL as specified for the propagation delay times above. - b) Maximum propagation delay times when measured to $V_{ref(H)} = 3 \text{ V}$ (instead of 2 V) will be 60 ns more than as specified above with $C_L$ as specified. C<sub>L</sub> includes probe and jig capacitance. LOAD CIRCUIT Texas Instruments FIGURE 2 During halt mode only, timing is with respect to the clock 1 falling edge synchronization is not required. #### 2.6 TERMINAL ASSIGNMENTS | 1M2 8080 | | | | | | | | | | | | |-----------------|----|----|-------|--|--|--|--|--|--|--|--| | A10 | 1 | 40 | A11 | | | | | | | | | | VSS | 2 | 39 | A14 | | | | | | | | | | D4 | 3 | 38 | A13 | | | | | | | | | | D5 | 4 | 37 | A 12 | | | | | | | | | | D6 | 5 | 36 | A 15 | | | | | | | | | | D7 | 6 | 35 | A9 | | | | | | | | | | D3 🖸 | 7 | 34 | A8 | | | | | | | | | | D2 | 8 | 33 | `A7 | | | | | | | | | | D1 | 9 | 32 | A6 | | | | | | | | | | D0 | 10 | 31 | A5 | | | | | | | | | | V <sub>BB</sub> | 11 | 30 | A4 | | | | | | | | | | RESET | 12 | 29 | A3 | | | | | | | | | | HOLD | 13 | 28 | VDD | | | | | | | | | | INT | 14 | 27 | A2 | | | | | | | | | | ¢2 | 15 | 26 | A1 | | | | | | | | | | INTE | 16 | 25 | A0 | | | | | | | | | | DBIN[ | 17 | 24 | WAIT | | | | | | | | | | WR | 18 | 23 | READY | | | | | | | | | | SYNC | 19 | 22 | , 01 | | | | | | | | | | Vcc 🕽 | 20 | 21 | HLDA | | | | | | | | | | | | | | | | | | | | | | TMS BOBO #### 2.7 MECHANICAL DATA #### 40-PIN CERAMIC PACKAGE # TMS 9900 16-bit Microprocessor **Total Family Concept** 6 ### TMS 9900 16-BIT MICROPROCESSOR #### **TABLE OF CONTENTS** | 1. | INT | RODUC | TION | | |----|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | 1.1 | Descrip | ion | 29 | | | 1.2 | | itures | 29 | | | | • | | | | 2. | AR | CHITEC | TURE | | | | 2.1 | Register | s and Memory | 29 | | | 2.2 | Interrup | its | 29 | | | 2.3 | | utput | 29 | | | 2.4 | | it CRU Operations | 29 | | | 2.5 | | Bit CRU Operations | 29 | | | 2.6 | | Instructions | 299 | | | 2.7 | | ınction | 300 | | | 2.8 | TMS 99 | 00 Pin Description | 302 | | | 2.9 | Timing | | 304 | | | | 2.9.1 | Memory | 304 | | | | 2.9.2 | Hold | 304 | | | | 2.9.3 | CRU | 307 | | | | | | | | 3. | TMS | S 9900 I | NSTRUCTION SET | | | | 3.1 | Definiti | n | 307 | | | 3.2 | Address | ing Modes | 307 | | | | 3.2.1 | Workspace Register Addressing R | 307 | | | | 3.2.2 | Workspace Register Indirect Addressing *R | 307 | | | | 3.2.3 | Workspace Register Indirect Auto Increment Addressing *R+ | 307 | | | | 3.2.4 | Symbolic (Direct) Addressing@Label | 309 | | | | 3.2.5 | Indexed Addressing@Table (R) | 309 | | | | 3.2.6 | Immediate Addressing | 309 | | | | 3.2.7 | Program Counter Relative Addressing | 309 | | | | 3.2.8 | CRU Relative Addressing | 309 | | | 3.3 | | nd Definitions | 310 | | | 3.4 | | legister | 310 | | | 3.5 | Instruct | | 311 | | | 5.5 | 3.5.1 | ons Dual Operand Instructions with Multiple Addressing Modes for Source and Destination Operand. | 311 | | | | 3.5.2 | Dual Operand Instructions with Multiple Addressing Modes for Source and Destination Operand. Dual Operand Instructions with Multiple Addressing Modes for the Source Operand | 311 | | | | 3.3.2 | | 040 | | | | 3.5.3 | and Workspace Register Addressing for the Destination | 312 | | | | 3.5.4 | Extended Operation (XOP) Instruction | 313 | | | | | Single Operand Instructions | 313 | | | | 3.5.5 | CRU Multiple-Bit Instructions | 314 | | | | 3.5.6 | CRU Single-Bit Instructions | 314 | | | | 3.5.7 | Jump Instructions | 314 | | | | 3.5.8 | Shift Instructions | 315 | | | | 3.5.9 | Immediate Register Instructions | 315 | | | | 3.5.10 | Internal Register Load Immediate Instructions | 316 | | | | 3.5.11 | Internal Register Store Instructions | 316 | | | | 3.5.12 | Return Workspace Pointer (RTWP) Instruction | 316 | | | | 3.5.13 | External Instructions | 316 | | | 3.6 | TMS 99 | 00 Instruction Execution Times | 317 | ### TMS 9900 16-BIT MICROPROCESSOR | | | TABLE O | F CC | NT | ΕN | TS | (C | ont | inu | ed | ) | | | | | | | | | | | | | |----------|-----------|---------------------------------------------------------------------------|------|-----|-----|----|-----|-----|-----|----|---|---|---|---|---|---|---|---|---|---|---|---|------------| | 4. | TMS | 9900 ELECTRICAL AND MECH | | | | | | | | | | | | | | | | | | | | | | | | 4.1 | Absolute Maximum Ratings | | | | | | | | | | | | | | | | | | | | | 318 | | | 4.2 | Recommended Operating Conditions . | | | | | | | | | | | | | | | | | | | | | 319 | | | 4.3 | Electrical Characteristics | | | | | | | | | | | | | | | | | | | | | 319 | | | 4.4 | Timing Requirements | | | | | | | | | | | | | | | | | | | | | 320 | | | 4.5 | Switching Characteristics | | | ٠ | | • | | ٠ | | ٠ | • | ٠ | | | | | ٠ | ٠ | ٠ | ٠ | ٠ | 320 | | 5. | TMS | 9900 PROTOTYPING SYSTEM | | | | | | | | | | | | | | | | | | | | | | | | 5.1 | Hardware | | | | | | | | | | | | | | | | | | | | | 321 | | | 5.2 | System Console | | | | | | | | | | | | | | | | | | | | | 322 | | | 5.3 | Software | | | | | | | | | | | | | | | | | | | | | 322 | | | 5.4 | Options | | | | | | | | | | | | | | | | | | | | | 322 | | 6. | TMS | 9900 SUPPORT CIRCUITS | | | | | | | | | | | | | | | | | | | | | 323 | | _ | CVC | TEM DESIGN EXAMPLES | | | | | | | | | | | | | | | | | | | | | 323 | | 7. | 313 | TEM DESIGN EXAMPLES | | | • | • | | | • | • | | • | | • | • | • | | | | | | | | | 8. | MEC | HANICAL DATA | | | | | | | | | | | | | | | | | | | | | 325 | | <b>.</b> | | LIST | | | | | | | | | | | | | | | | | | | | | 292 | | Figur | | Architecture | | | | | | | | | | | | | | | | | | | | | | | Figur | | Memory Map | | | | | | | | | | | | | | | | | | | | | 294<br>297 | | Figur | | TMS 9900 Interrupt Interface | | | | | | | | | | | | | | | | | | | | | 297 | | Figur | | TMS 9900 Single-Bit CRU Address Dev | | | | | | | | | | | | | | | | | | | | | 298 | | Figur | | TMS 9900 LDCR/STCR Data Transfers | | | | | | | | | | | | | | | | | | | | | 299 | | Figur | | TMS 9900 16-Bit Input/Output Interfa<br>External Instruction Decode Logic | | | | | | | | | | | | | | | | | | | | | 300 | | Figur | | TMS 9900 CPU Flow Chart | | | | | | | | | | | | | | | | | | | | | 301 | | Figur | | TMS 9900 CPO Flow Chart | | | | | | | | | | | | | | | | | | | | | 305 | | Figur | | | | | | | | | | | | | | | | | | | | | | | 306 | | Figur | | TMS 9900 Hold Timing | | | | | | | | | | | | | | | | | | | | | 308 | | Figur | | | | | | | | | | | | | | | | | | | | | | | 320 | | Figur | | Clock Timing | | | | | | | | | | | | | | | | | | | | | 321 | | Figur | | Minimum TMS 9900 System | | | | | | | | | | | | | | | | | | | | | 324 | | Figur | | Maximum TMS 9900 System | | | | | | | | | | | | | | | | | | | | • | 324 | | Figur | e 15 | Maximum TMS 9900 System | | | • | • | • | | | | • | | | • | | • | • | | • | • | • | | | | | | | LIS | гоі | - T | ΑE | BLE | s | | | | | | | | | | | | | | | | | Table | . 1 . 1 . | terrupt Level Data | | | | | | | | | | | | | | | | | | | | | 296 | | | | MS 9900 Pin Assignments and Functions | | | | | | | | | | | | | | | | | | | | | 302 | | 1 01710 | | struction Execution Times | | | | | | | | | | | | | | | | | | | | | 317 | ### 1. INTRODUCTION #### 1.1 DESCRIPTION The TMS 9900 microprocessor is a single-chip 16-bit central processing unit (CPU) produced using N-channel silicon-gate MOS technology (see Figure 1). The instruction set of the TMS 9900 includes the capabilities offered by full minicomputers. The unique memory-to-memory architecture features multiple register files, resident in memory, which allow faster response to interrupts and increased programming flexibility. The separate bus structure simplifies the system design effort. Texas Instruments provides a compatible set of MOS and TTL memory and logic function circuits to be used with a TMS 9900 system. The system is fully supported by software and a complete prototyping system. #### 1.2 KEY FEATURES - 16-Bit Instruction Word - Full Minicomputer Instruction Set Capability Including Multiply and Divide - Up to 65,536 Bytes of Memory - 3-MHz Speed - Advanced Memory-to-Memory Architecture - Separate Memory, I/O, and Interrupt-Bus Structures - 16 General Registers - 16 Prioritized Interrupts - Programmed and DMA I/O Capability - N-Channel Silicon-Gate Technology ### 2. ARCHITECTURE The memory word of the TMS 9900 is 16 bits long. Each word is also defined as 2 bytes of 8 bits. The instruction set of the TMS 9900 allows both word and byte operands. Thus, all memory locations are on even address boundaries and byte instructions can address either the even or odd byte. The memory space is 65,536 bytes or 32,768 words. The word and byte formats are shown below. #### 2.1 REGISTERS AND MEMORY The TMS 9900 employs an advanced memory-to-memory architecture. Blocks of memory designated as workspace replace internal-hardware registers with program-data registers. The TMS 9900 memory map is shown in Figure 2. The first 32 words are used for interrupt trap vectors. The next contiguous block of 32 memory words is used by the extended operation (XOP) instruction for trap vectors. The last two memory words, FFFC<sub>16</sub> and FFFE<sub>16</sub>, are used for the trap vector of the LOAD signal. The remaining memory is then available for programs, data, and workspace registers. If desired, any of the special areas may also be used as general memory. FIGURE 1 - ARCHITECTURE FIGURE 2 - MEMORY MAP Three internal registers are accessible to the user. The program counter (PC) contains the address of the instruction following the current instruction being executed. This address is referenced by the processor to fetch the next instruction from memory and is then automatically incremented. The status register (ST) contains the present state of the processor and will be further defined in Section 3.4. The workspace pointer (WP) contains the address of the first word in the currently active set of workspace registers. A workspace-register file occupies 16 contiguous memory words in the general memory area (see Figure 2). Each workspace register may hold data or addresses and function as operand registers, accumulators, address registers, or index registers. During instruction execution, the processor addresses any register in the workspace by adding the register number to the contents of the workspace pointer and initiating a memory request for the word. The relationship between the workspace pointer and its corresponding workspace is shown below. The workspace concept is particularly valuable during operations that require a context switch, which is a change from one program environment to another (as in the case of an interrupt) or to a subroutine. Such an operation, using a conventional multi-register arrangement, requires that at least part of the contents of the register file be stored and reloaded. A memory cycle is required to store or fetch each word. By exchanging the program counter, status register, and workspace pointer, the TMS 9900 accomplishes a complete context switch with only three store cycles and three fetch cycles. After the switch the workspace pointer contains the starting address of a new 16-word workspace in memory for use in the new routine. A corresponding time saving occurs when the original context is restored. Instructions in the TMS 9900 that result in a context switch include: - 1. Branch and Load Workspace Pointer (BLWP) - 2. Return from Subroutine (RTWP) - 3. Extended Operation (XOP). Device interrupts, $\overline{\text{RESET}}$ , and $\overline{\text{LOAD}}$ also cause a context switch by forcing the processor to trap to a service subroutine. ### 2.2 INTERRUPTS The TMS 9900 employs 16 interrupt levels with the highest priority level 0 and lowest level 15. Level 0 is reserved for the RESET function and all other levels may be used for external devices. The external levels may also be shared by several device interrupts, depending upon system requirements. The TMS 9900 continuously compares the interrupt code (ICO through IC3) with the interrupt mask contained in status-register bits 12 through 15. When the level of the pending interrupt is less than or equal to the enabling mask level (higher or equal priority interrupt), the processor recognizes the interrupt and initiates a context switch following completion of the currently executing instruction. The processor fetches the new context WP and PC from the interrupt vector locations. Then, the previous context WP, PC, and ST are stored in workspace registers 13, 14, and 15, respectively, of the new workspace. The TMS 9900 then forces the interrupt mask to a value that is one less than the level of the interrupt being serviced, except for level-zero interrupt, which loads zero into the mask. This allows only interrupts of higher priority to interrupt a service routine. The processor also inhibits interrupts until the first instruction of the service routine has been executed to preserve program linkage should a higher priority interrupt occur. All interrupt requests should remain active until recognized by the processor in the device-service routine. The individual service routines must reset the interrupt requests before the routine is complete. If a higher priority interrupt occurs, a second context switch occurs to service the higher priority interrupt. When that routine is complete, a return instruction (RTWP) restores the first service routine parameters to the processor to complete processing of the lower-priority interrupt. All interrupt subroutines should terminate with the return instruction to restore original program parameters. The interrupt-vector locations, device assignment, enabling-mask value, and the interrupt code are shown in Table 1. TABLE 1 INTERRUPT LEVEL DATA | | Vector Location | | Interrupt Mask Values To | Interrupt | | | |----------------------|-----------------|-------------------|------------------------------|--------------|--|--| | Interrupt Level | (Memory Address | Device Assignment | Enable Respective Interrupts | Codes | | | | | In Hex) | | (ST12 thru ST15) | ICO thru IC3 | | | | (Highest priority) 0 | 00 | Reset | 0 through F* | 0000 | | | | 1 | 04 | External device | 1 through F | 0001 | | | | 2 | 08 | | 2 through F | 0010 | | | | 3 | 0C | | 3 through F | 0011 | | | | 4 | 10 | | 4 through F | 0100 | | | | 5 | 14 | | 5 through F | 0101 | | | | 6 | 18 | | 6 through F | 0110 | | | | 7 | 1C | | 7 through F | 0111 | | | | 8 | 20 | | 8 through F | 1000 | | | | 9 | 24 | | 9 through F | 1001 | | | | 10 | 28 | | A through F | 1010 | | | | 11 | 2C | | B through F | 1011 | | | | 12 | 30 | | C through F | 1100 | | | | 13 | 34 | | D through F | 1101 | | | | 14 | 38 | <b>+</b> | E and F | 1110 | | | | (Lowest priority) 15 | 3C | External device | Fonly | 1111 | | | <sup>\*</sup>Level 0 can not be disabled. The TMS 9900 interrupt interface utilizes standard TTL components as shown in Figure 3. Note that for eight or less external interrupts a single SN74148 is required and for one external interrupt INTREQ is used as the interrupt signal with a hard-wired code ICO through IC3. #### 2.3 INPUT/OUTPUT The TMS 9900 utilizes a versatile direct command-driven I/O interface designated as the communications-register unit (CRU). The CRU provides up to 4096 directly addressable input bits and 4096 directly addressable output bits. Both input and output bits can be addressed individually or in fields of from 1 to 16 bits. The TMS 9900 employs three dedicated I/O pins (CRUIN, CRUOUT, and CRUCLK) and 12 bits (A3 through A14) of the address bus to interface with the CRU system. The processor instructions that drive the CRU interface can set, reset, or test any bit in the CRU array or move between memory and CRU data fields. FIGURE 3 - TMS 9900 INTERRUPT INTERFACE #### 2.4 SINGLE-BIT CRU OPERATIONS The TMS 9900 performs three single-bit CRU functions: test bit (TB), set bit to one (SBO), and set bit to zero (SBZ). To identify the bit to be operated upon, the TMS 9900 develops a CRU-bit address and places it on the address bus, A3 to A14. For the two output operations (SBO and SBZ), the processor also generates a CRUCLK pulse, indicating an output operation to the CRU device, and places bit 7 of the instruction word on the CRUOUT line to accomplish the specified operation (bit 7 is a one for SBO and a zero for SBZ). A test bit instruction transfers the addressed CRU bit from the CRUIN input line to bit 2 of the status register (EQUAL). The TMS 9900 develops a CRU-bit address for the single-bit operations from the CRU-base address contained in workspace register 12 and the signed displacement count contained in bits 8 through 15 of the instruction. The displacement allows two's complement addressing from base minus 128 bits through base plus 127 bits. The base address from W12 is added to the signed displacement specified in the instruction and the result is loaded onto the address bus. Figure 4 illustrates the development of a single-bit CRU address. ### 2.5 MULTIPLE-BIT CRU OPERATIONS The TMS 9900 performs two multiple-bit CRU operations: store communications register (STCR) and load communications register (LDCR). Both operations perform a data transfer from the CRU-to-memory or from memory-to-CRU as illustrated in Figure 5. Although the figure illustrates a full 16-bit transfer operation, any number of bits from 1 through 16 may be involved. The LDCR instruction fetches a word from memory and right-shifts it to serially transfer it to CRU output bits. If the LDCR involves eight or fewer bits, those bits come from the right-justified field within the addressed byte of the memory word. If the LDCR involves nine or more bits, those bits come from the right-justified field within the whole memory word. When transferred to the CRU interface, each successive bit receives an address that is sequentially greater than the address for the previous bit. This addressing mechanism results in an order reversal of the bits; that is, bit 15 of the memory word (or bit 7) becomes the lowest addressed bit in the CRU and bit 0 becomes the highest addressed bit in the CRU field. An STCR instruction transfers data from the CRU to memory. If the operation involves a byte or less transfer, the transferred data will be stored right-justified in the memory byte with leading bits set to zero. If the operation involves from nine to 16 bits, the transferred data is stored right-justified in the memory word with leading bits set to zero. When the input from the CRU device is complete, the first bit from the CRU is the least-significant-bit position in the memory word or byte. Figure 6 illustrates how to implement a 16-bit input and a 16-bit output register in the CRU interface. CRU addresses are decoded as needed to implement up to 256 such 16-bit interface registers. In system application, however, only the exact number of interface bits needed to interface specific peripheral devices are implemented. It is not necessary to have a 16-bit interface register to interface an 8-bit device. FIGURE 6 - TMS 9900 16-BIT INPUT/OUTPUT INTERFACE #### 2.6 EXTERNAL INSTRUCTIONS The TMS 9900 has five external instructions that allow user-defined external functions to be initiated under program control. These instructions are CKON, CKOF, RSET, IDLE, and LREX. These mnemonics, except for IDLE, relate to functions implemented in the 990 minicomputer and do not restrict use of the instructions to initiate various user-defined functions. IDLE also causes the TMS 9900 to enter the idle stand and remain until an interrupt, RESET, or LOAD occurs. When any of these five instructions are executed by the TMS 9900, a unique 3-bit code appears on the most-significant 3 bits of the address bus (A0 through A2) along with a CRUCLK pulse. When the TMS 9900 is in an idle state, the 3-bit code and CRUCLK pulses occur repeatedly until the idle state is terminated. The codes are: | EXTERNAL INSTRUCTION | A0 | A1 | A2 | |----------------------|----|----|----| | LREX | н | н | н | | CKOF | н | н | L | | CKON | н | L | н | | RSET | L | н | н | | IDLE | L | н | L | Figure 7 illustrates typical external decode logic to implement these instructions. Note that a signal is generated to inhibit CRU decodes during external instructions. FIGURE 7 - EXTERNAL INSTRUCTION DECODE LOGIC ### 2.7 LOAD FUNCTION The LOAD signal allows cold-start ROM loaders and front panels to be implemented for the TMS 9900. When active, LOAD causes the TMS 9900 to initiate an interrupt sequence immediately following the instruction being executed. Memory location FFFC is used to obtain the vector (WP and PC). The old PC, WP and ST are loaded into the new workspace and the interrupt mask is set to 0000. Then, program execution resumes using the new PC and WP. TEXAS INSTRUMENTS FIGURE 8 - TMS 9900 CPU FLOW CHART ### 2.8 TMS 9900 PIN DESCRIPTION Table 2 defines the TMS 9900 pin assignments and describes the function of each pin. TABLE 2 TMS 9900 PIN ASSIGNMENTS AND FUNCTIONS | SIGNATURE | PIN | 1/0 | DESCRIPTION | | TMS | 9900 PIN ASSIGNN | IENTS | | |-----------------|-------|-----|----------------------------------------------|-----------------|-------------|------------------|--------------|-----------------| | | | | ADDRESS BUS | ∨ <sub>BB</sub> | 1 🖾 | | <b>B</b> 364 | HOLD | | A0 (MSB) | 24 | OUT | | V <sub>CC</sub> | 2 | 0 | | MEMEN | | A1 | 23 | OUT | This 3-state bus provides the memory- | WAIT | 3 🚡 | | H 62 | | | A2 | 22 | OUT | address vector to the external-memory | LOAD | 4 5 | | H 61 | WE | | A3 | 21 | out | | HOLDA | 5 🔠 | | L.L. | CRUCLK | | A4 | 20 | OUT | addresses and external-instruction addresses | RESET | 6 🔀 | | 59 | Vcc | | A5 | 19 | OUT | to the I/O system when MEMEN is inactive. | IAQ | 7 占 | | 58 | NC | | A6 | 18 | OUT | The address bus assumes the high-impedance | φ1 | 8 | | <b>357</b> | NC | | A7 | 17 | OUT | state when HOLDA is active. | φ2 | 9 🗔 | | <b>5</b> 56 | D15 | | A8 | 16 | OUT | | A14 | 10 | | 55 | D14 | | A9 | 15 | OUT | | A13 | 11 | | 54 | D13 | | A10 | 14 | OUT | | A12 | 12 | | 53 | D12 | | A11 | 13 | OUT | | A11 | 13 😂 | | 52 | D11 | | A12 | 12 | OUT | | A10 | 14 | | 51 | D10 | | A13 | 11 | OUT | | A9 | 15 | | 50 | D9 | | A14 (LSB) | 10 | OUT | | A8 | 16 | | 49 | D8 | | | | | | A7 | 17 | | ₩ 48 | D7 | | | | ĺ | DATA BUS | A6 | 18 🖒 | | 47 | D6 | | DO (MSB) | 41 | 1/0 | D0 through D15 comprise the bidirectional | A5 | 19 🛱 | | <b>□</b> 46 | D5 | | D1 | 42 | 1/0 | 3-state data bus. This bus transfers memory | A4 | 20 😂 | | <b>□</b> 45 | D4 | | D2 | 43 | 1/0 | data to (when writing) and from (when | A3 | 21 🖒 | | <b>□</b> 44 | D3 | | D3 | 44 | 1/0 | reading) the external-memory system when | A2 | 22 🛱 | | <b>□</b> 43 | D2 | | D4 | 45 | 1/0 | MEMEN is active. The data bus assumes the | A1 | 23 🛱 | | <b>□</b> 42 | D1 | | D5 | 46 | 1/0 | high-impedance state when HOLDA is | A0 | 24 🖒 | | <b>□</b> 41 | D0 | | D <b>6</b> | 47 | 1/0 | active. | φ4 | 25 🗯 | | <b>□</b> 40 | V <sub>SS</sub> | | D7 | 48 | 1/0 | | ٧ss | 26 🛱 | | □ 39 | NC | | D8 | 49 | 1/0 | | VDD | 27 🏳 | | □ 38 | NC | | D9 | 50 | 1/0 | | φ3 | 28 🛱 | | <b>□</b> 37 | NC | | D10 | 51 | 1/0 | | DBIN | 1 29 📬 | | <b>□</b> 36 | IC0 | | D11 | 52 | 1/0 | | CRUOUT | зо 🛱 | | 35 | IC1 | | D12 | 53 | 1/0 | | CRUIN | 31 🛱 | İ | 34 | IC2 | | D13 | 54 | 1/0 | | INTREC | 32 😂 | L | 33 | IC3 | | D14 | 55 | 1/0 | | | | | | | | D15 (LSB) | 56 | 1/0 | | | | | | | | | | | 1 | NC - No in | ternal co | nnection | | | | | | 1 | POWER SUPPLIES | | | | | | | ∨ <sub>BB</sub> | 1 | | Supply voltage (-5 V NOM) | | | | | | | Vcc | 2,59 | | Supply voltage (5 V NOM), Pins 2 and 59 m | nust be con | nected in | parallel. | | | | V <sub>DD</sub> | 27 | | Supply voltage (12 V NOM) | | | | | | | V <sub>SS</sub> | 26,40 | | Ground reference, Pins 26 and 40 must be o | onnected i | n parallel. | | | | | | | | CLOCKS | | | | | | | φ1 | 8 | IN | Phase-1 clock | | | | | | | φ2 | 9 | IN | Phase-2 clock | | | | | | | φ3 | 28 | IN | Phase-3 clock | | | | | | | φ4 | 25 | IN | Phase-4 clock | | | | | | | TABLE 2 (CONTINUED) | | | | | | | | | | |--------------------------------------|----------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | SIGNATURE | PIN | 1/0 | DESCRIPTION | | | | | | | | DBIN | 29 | ООТ | BUS CONTROL Data bus in. When active (high), DBIN indicates that the TMS 9900 has disabled its output buffers to allow the memory to place memory-read data on the data bus during MEMEN. DBIN remains low in all other cases except when HOLDA is active. | | | | | | | | MEMEN | 63 | ОПТ | Memory enable. When active (low), MEMEN indicates that the address bus contains a memory address. | | | | | | | | WE | 61 | OUT | Write enable. When active (low), WE indicates that memory-write data is available from the TMS 9900 to be written into memory. | | | | | | | | CRUCLK | 60 | ОПТ | CRU clock. When active (high), CRUCLK indicates that external interface logic should sample the output data on CRUOUT or should decode external instructions on A0 through A2. | | | | | | | | CRUIN | 31 | IN | CRU data in. CRUIN, normally driven by 3-state or open-collector devices, receives input data from<br>external interface logic. When the processor executes a STCR or TB instruction, it samples CRUIN for<br>the level of the CRU input bit specified by the address bus (A3 through A14). | | | | | | | | CRUOUT | 30 | ОПТ | CRU data out. Serial I/O data appears on the CRUOUT line when an LDCR, SBZ, or SBO instruction is executed. The data on CRUOUT should be sampled by external I/O interface logic when CRUCLK goes active (high). | | | | | | | | INTREQ | 32 | IN | INTERRUPT CONTROL Interrupt request. When active (flow), INTREQ indicates that an external interrupt is requested. If INTREQ is active, the processor loads the data on the interrupt-code-input lines ICO through ICO into the interrupt-code-storage register. The code is compared to the interrupt code equal or less status register. If equal or higher priority than the enabled interrupt level (interrupt code equal or less than status register bits 12 through 15) the TMS 9900 interrupt sequence is initiated. If the comparison fails, the processor ignores the request. INTREQ should remain active and the processor will continue to sample ICO through ICO until the program enables a sufficiently low priority to accept the request interrupt. | | | | | | | | ICO (MSB)<br>IC1<br>IC2<br>IC3 (LSB) | 36<br>35<br>34<br>33 | IN<br>IN<br>IN<br>IN | Interrupt codes, ICO is the MSB of the interrupt code, which is sampled when INTREQ is active. When ICO through IC3 are LLLH, the highest external-priority interrupt is being requested and when HHHH, the lowest-priority interrupt is being requested. | | | | | | | | HOLD | 64 | IN | MEMORY CONTROL Hold. When active (low), HOLD indicates to the processor that an external controller (e.g., DMA device) desires to utilize the address and data buses to transfer data to or from memory. The TMS 9900 enters the hold state following a hold signal when it has completed its present memory cycle. The processor then places the address and data buses in the high-impedance state (along with WE, MEMEN, and DBIN) and responds with a hold-acknowledge signal (HOLDA). When HOLD is removed, the processor returns to normal operation. | | | | | | | | HOLDA | 5 | ОПТ | Hold acknowledge. When active (high), HOLDA indicates that the processor is in the hold state and the address and data buses and memory control outputs (WE, MEMEN, and DBIN) are in the high-impedance state. | | | | | | | | READY | 62 | IN | Ready. When active (high), READY indicates that memory will be ready to read or write during the<br>next clock cycle. When not-ready is indicated during a memory operation, the TMS 9900 enters a wait<br>state and suspends internal operation until the memory systems indicate ready. | | | | | | | | WAIT | 3 | оит | Wait, When active (high), WAIT indicates that the TMS 9900 has entered a wait state because of a not-ready condition from memory. | | | | | | | <sup>\*</sup>If the cycle following the present memory cycle is also a memory cycle, it, too, is completed before the TMS9900 enters the hold state. The maximum number of consecutive memory cycles is two | | TABLE 2 (CONCLUDED) | | | | | | | | | | |-----------|---------------------|-----|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | SIGNATURE | PIN | 1/0 | DESCRIPTION | | | | | | | | | | | | TIMING AND CONTROL | | | | | | | | | IA.Q | 7 | OUT | Instruction acquisition. IAQ is active (high) during any memory cycle when the TMS 9900 is acquiring an | | | | | | | | | | | | instruction. IAQ can be used to detect illegal op codes. | | | | | | | | | LOAD | 4 | IN | Load, When active (low), LOAD causes the TMS 9900 to execute a nonmaskable interrupt with memory | | | | | | | | | | | | address FFFC <sub>16</sub> containing the trap vector (WP and PC). The load sequence begins after the instruction | | | | | | | | | | | | being executed is completed. LOAD will also terminate an idle state. If LOAD is active during the time | | | | | | | | | | | | RESET is released, then the LOAD trap will occur after the RESET function is completed. LOAD should | | | | | | | | | | | | remain active for one instruction period, IAQ can be used to determine instruction boundaries. This signa | | | | | | | | | | | | can be used to implement cold-start ROM loaders. Additionally, front-panel routines can be implemented | | | | | | | | | | | | using CRU bits as front-panel-interface signals and software-control routines to control the pane operations. | | | | | | | | | RESET | 6 | IN | Reset. When active (low), RESET causes the processor to be reset and inhibits WE and CRUCLK. When | | | | | | | | | | | | RESET is released, the TMS 9900 then initiates a level-zero interrupt sequence that acquires WP and PC | | | | | | | | | | | | from locations 0000 and 0002, sets all status register bits to zero, and starts execution. RESET will also | | | | | | | | | | | | terminate an idle state. RESET must be held active for a minimum of three clock cycles. | | | | | | | | #### 2.9 TIMING #### 2.9.1 MEMORY A basic memory read and write cycle is shown in Figure 9. The read cycle is shown with no wait states and the write cycle is shown with one wait state. MEMEN goes active (low) during each memory cycle. At the same time that MEMEN is active, the memory address appears on the address bus bits A0 through A14. If the cycle is a memory-read cycle, DBIN will go active (high) at the same time MEMEN and A0 through A14 become valid. The memory-write signal WE will remain inactive (high) during a read cycle. If the read cycle is also an instruction acquisition cycle, IAQ will go active (high) during the cycle. The READY signal, which allows extended memory cycles, is shown high during $\phi 1$ of the second clock cycle of the read operation. This indicates to the TMS 9900 that memory-read data will be valid during $\phi 1$ of the next clock cycle. If READY is low during $\phi 1$ , then the TMS 9900 enters a wait state suspending internal operation until a READY is sensed during a subsequent $\phi 1$ . The memory read data is then sampled by the TMS 9900 during the next $\phi 1$ , which completes the memory-read cycle. At the end of the read cycle, MEMEN and DBIN go inactive (high and low, respectively). The address bus may also change at this time, however, the data bus remains in the input mode for one clock cycle after the read cycle. A write cycle is similar to the read cycle with the exception that $\overline{\text{WE}}$ goes active (low) as shown and valid write data appears on the data bus at the same time the address appears. The write cycle is shown as an example of a one-wait-state memory cycle. READY is low during $\phi 1$ resulting in the WAIT signal shown. #### 2.9.2 HOLD Other interfaces may utilize the TMS 9900 memory bus by using the hold operation (illustrated in Figure 10) of the TMS 9900. When $\overline{\text{HOLD}}$ is active (low), the TMS 9900 enters the hold state at the next available non-memory cycle. Considering that there can be a maximum of two consecutive memory cycles, the maximum delay between $\overline{\text{HOLD}}$ going active to HOLDA going active (high) could be $t_{C}(\phi)$ (for setup) + (4+W) $t_{C}(\phi)$ + $t_{C}(\phi)$ (delay for HOLDA), where W is the number of wait states per memory cycle and $t_{C}(\phi)$ is the clock cycle time. When the TMS 9900 has entered the hold state, HOLDA goes active (high) and A0 through A15, D0 through D15 DBIN, MEMEN, and WE go into a high-impedance state to allow other devices to use the memory buses. When $\overline{\text{HOLD}}$ goes inactive (high), the TMS 9900 resumes processing as shown. If hold occurs during a CRU operation, the TMS 9900 uses an extra clock cycle (after the removal of the $\overline{\text{HOLD}}$ signal) to reassert the CRU address providing the normal setup times for the CRU bit transfer that was interrupted. #### 2.9.3 CRU CRU interface timing is shown in Figure 11. The timing for transferring two bits out and one bit in is shown. These transfers would occur during the execution of a CRU instruction. The other cycles of the instruction execution are not attracted. To output a CRU bit, the CRU-bit address is placed on the address bus A0 through A14 and the actual bit data on CRUOUT. During the second clock cycle a CRU pulse is supplied by CRUCLK. This process is repeated until the number of bits specified by the instruction are completed. The CRU input operation is similar in that the bit address appears on A0 through A14. During the subsequent cycle the TMS 9900 accepts the bit input data as shown. No CRUCLK pulses occur during a CRU input operation. #### 3. TMS 9900 INSTRUCTION SET #### 3.1 DEFINITION Each TMS 9900 instruction performs one of the following operations: - Arithmetic, logical, comparison, or manipulation operations on data - Loading or storage of internal registers (program counter, workspace pointer, or status) - Data transfer between memory and external devices via the CRU - Control functions. #### 3.2 ADDRESSING MODES TMS 9900 instructions contain a variety of available modes for addressing random-memory data (e.g., program parameters and flags), or formatted memory data (character strings, data lists, etc.). The following figures graphically describe the derivation of the effective address for each addressing mode. The applicability of addressing modes to particular instructions is described in Section 3.5 along with the description of the operations performed by the instruction. The symbols following the names of the addressing modes [R, \*R, \*R, \*Q LABEL, or Q TABLE (R)] are the general forms used by TMS 9900 assemblers to select the addressing mode for register R. #### 3.2.1 WORKSPACE REGISTER ADDRESSING R Workspace Register R contains the operand #### 3.2.2 WORKSPACE REGISTER INDIRECT ADDRESSING \*R Workspace Register R contains the address of the operand. #### 3.2.3 WORKSPACE REGISTER INDIRECT AUTO INCREMENT ADDRESSING \*R+ Workspace Register R contains the address of the operand. After acquiring the operand, the contents of workspace register R are incremented. FIGURE 11 - TMS 9900 CRU INTERFACE TIMING ### 3.2.4 SYMBOLIC (DIRECT) ADDRESSING @ LABEL The word following the instruction contains the address of the operand. ### 3.2.5 INDEXED ADDRESSING @ TABLE (R) The word following the instruction contains the base address. Workspace register R contains the index value. The sum of the base address and the index value results in the effective address of the operand. ### 3.2.6 IMMEDIATE ADDRESSING The word following the instruction contains the operand. ### 3.2.7 PROGRAM COUNTER RELATIVE ADDRESSING The 8-bit signed displacement in the right byte (bits 8 through 15) of the instruction is multiplied by 2 and added to the updated contents of the program counter. The result is placed in the PC. ### 3.2.8 CRU RELATIVE ADDRESSING The 8-bit signed displacement in the right byte of the instruction is added to the CRU base address (bits 3 through 14 of the workspace register 12). The result is the CRU address of the selected CRU bit. ### 3.3 TERMS AND DEFINITIONS The following terms are used in describing the instructions of the TMS 9900: | TERM | DEFINITION | |----------------|----------------------------------------------| | В | Byte indicator (1=byte, 0 = word) | | С | Bit count | | D | Destination address register | | DA | Destination address | | IOP | Immediate operand | | LSB(n) | Least significant (right most) bit of (n) | | MSB(n) | Most significant (left most) bit of (n) | | N | Don't care | | PC | Program counter | | Result | Result of operation performed by instruction | | s | Source address register | | SA | Source address | | ST | Status register | | STn | Bit n of status register | | т <sub>D</sub> | Destination address modifier | | т <sub>S</sub> | Source address modifier | | w | Workspace register | | WRn | Workspace register n | | (n) | Contents of n | | a → b | a is transferred to b | | ln) | Absolute value of n | | + | Arithmetic addition | | - | Arithmetic subtraction | | AND | Logical AND | | OR | Logical OR | | ⊕ | Logical exclusive OR | | n . | Logical complement of n | | | | ### 3.4 STATUS REGISTER The status register contains the interrupt mask level and information pertaining to the instruction operation. | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |------|-----|-----|------------|-----|-----|-----|---|-----|------|------|----|-------|---------|--------|-------| | ST0 | ST1 | ST2 | <b>ST3</b> | ST4 | ST5 | ST6 | | not | used | (=0) | | ST 12 | ST13 | ST 14 | ST 15 | | L'i- | Α | = | С | 0 | P | × | | | | | | | nterrup | t Masi | ٠ | | BIT | NAME | INSTRUCTION | N CONDITION TO SET BIT TO 1 | | | | | | | |-----|------------|-------------|---------------------------------------------------------|--|--|--|--|--|--| | ST0 | LOGICAL | C,CB | If MSB(SA) = 1 and MSB(DA) = 0, or if MSB(SA) = MSB(DA) | | | | | | | | | GREATER | | and MSB of (DA) = (SA) = 1 | | | | | | | | | THAN | CI | If MSB(W) = 1 and MSB of IOP = 0, or if MSB(W) = MSB of | | | | | | | | | | | IOP and MSB of IOP - (W) = 1 | | | | | | | | | | ABS | If (SA) ± 0 | | | | | | | | | | All Others | If result ≠ 0 | | | | | | | | ST1 | ARITHMETIC | C,CB | If MSB(SA) = 0 and MSB(DA) = 1, or if MSB(SA) = MSB(DA) | | | | | | | | | GREATER | | and $MSB(DA) - (SA) = 1$ | | | | | | | | | THAN | CI | If MSB(W) = 0 and MSB of IOP = 1, or if MSB(W) = MSB of | | | | | | | | | | 1 | IOP and MSB of IOP (W) = 1 | | | | | | | | | | ABS | If MSB(SA) = 0 and (SA) = 0 | | | | | | | | | | All Others | If MSB of result = 0 and result ≠ 0 | | | | | | | - Continued | BIT | NAME | INSTRUCTION | CONDITION TO SET BIT TO 1 | |-----------|-----------|----------------------|---------------------------------------------------------| | ST2 | EQUAL | C, CB | If (SA) = (DA) | | | | C1 | If (W) = IOP | | | İ | coc | If (SA) and (DA) = 0 | | | | czc | If (SA) and (DA) = 0 | | | | тв | If CRUIN = 1 | | | | ABS | If (SA) = 0 | | | | All others | If result = 0 | | ST3 | CARRY | A, AB, ABS, AI, DEC, | | | | | DECT, INC, INCT, | If CARRY OUT = 1 | | | | NEG, S, SB | | | | | SLA, SRA, SRC, SRL | If last bit shifted out = 1 | | ST4 | OVERFLOW | A, AB | If MSB(SA) = MSB(DA) and MSB of result ≠ MSB(DA) | | | | AI | If MSB(W) = MSB of IOP and MSB of result * MSB(W) | | | | S, SB | If MSB(SA) ≠ MSB(DA) and MSB of result ≠ MSB(DA) | | | | DEC, DECT | If MSB(SA) = 1 and MSB of result = 0 | | | | INC, INCT | If MSB(SA) = 0 and MSB of result = 1 | | | | SLA | If MSB changes during shift | | | | DIV | If MSB(SA) = 0 and MSB(DA) = 1, or if MSB(SA) = MSB(DA) | | | | | and MSB of (DA) - (SA) = 0 | | | | ABS, NEG | If (SA) = 8000 <sub>16</sub> | | ST5 | PARITY | CB, MOVB | If (SA) has odd number of 1's | | | | LDCR, STCR | If 1 ≤ C ≤ 8 and (SA) has odd number of 1's | | | <u> </u> | AB, SB, SOCB, SZCB | If result has odd number of 1's | | ST6 | XOP | XOP | If XOP instruction is executed | | ST12-ST15 | INTERRUPT | LIMI | If corresponding bit of IOP is 1 | | | MASK | RTWP | If corresponding bit of WR15 is 1 | ### 3.5 INSTRUCTIONS ### 3.5.1 Dual Operand Instructions with Multiple Addressing Modes for Source and Destination Operand | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-----------------|---|-------|---|---|-----|---|---|---|---|---|----|----|----|----|----|----| | General format: | Ç | P COD | E | В | . 1 | D | | D | | | т | s | | 5 | 3 | | If B = 1 the operands are bytes and the operand addresses are byte addresses. If B = 0 the operands are words and the operand addresses are word addresses. The addressing mode for each operand is determined by the T field of that operand. | TS OR TD S OR D ADDRESSING MODE | | ADDRESSING MODE | NOTES | |---------------------------------|----------|--------------------------------------------|-------| | 00 | 0, 1, 15 | Workspace register | 1 | | 01 | 0, 1, 15 | Workspace register indirect | | | 10 | 0 | Symbolic | 4 | | 10 | 1, 2, 15 | Indexed | 2,4 | | 11 | 0, 1, 15 | Workspace register indirect auto-increment | 3 | NOTES: 1, When a workspace register is the operand of a byte instruction (bit 3 - 1), the left byte (bits 0 through 7) is the operand and the right byte (bits 8 through 15) is unchanged. - 2. Workspace register 0 may not be used for indexing. - 3. The workspace register is incremented by 1 for byte instructions (bit 3 = 1) and is incremented by 2 for word instructions (bit 3 = 0), - 4. When T<sub>S</sub> = T<sub>D</sub> = 10, two words are required in addition to the instruction word. The first word is the source operand base address and the second word is the destination operand base address. | MNEMONIC | - | CC | DE<br>2 | B<br>3 | MEANING | RESULT<br>COMPARED<br>TO 0 | STATUS<br>BITS<br>AFFECTED | DESCRIPTION | |----------|----|----|---------|--------|--------------------------------|----------------------------|----------------------------|---------------------------------------------------------| | A | 1 | 0 | 1 | 0 | Add | Yes | 0-4 | (SA)+(DA) → (DA) | | АВ | 1 | 0 | 1 | 1 | Add bytes | Yes | 0-5 | (SA)+(DA) → (DA) | | С | 1 | 0 | 0 | 0 | Compare | No | 0-2 | Compare (SA) to (DA) and set | | 00 | ١. | ^ | 0 | 1 | | No | 0-2.5 | appropriate status bits | | СВ | ' | 0 | U | ' | Compare bytes | 140 | 0-2,5 | Compare (SA) to (DA) and set<br>appropriate status bits | | s | 0 | 1 | 1 | 0 | Subtract | Yes | 0-4 | (DA) (SA) -> (DA) | | SB | 0 | 1 | 1 | 1 | Subtract bytes | Yes | 0-5 | (DA) (SA) -> (DA) | | soc | 1 | 1 | 1 | 0 | Set ones corresponding | Yes | 0-2 | (DA) OR (SA) → (DA) | | SOCB | 1 | 1 | 1 | 1 | Set ones corresponding bytes | Yes | 0-2,5 | (DA) OR (SA) → (DA) | | szc | 0 | 1 | 0 | 0 | Set zeroes corresponding | Yes | 0-2 | (DA) AND (SA) → (DA) | | SZCB | 0 | 1 | 0 | 1 | Set zeroes corresponding bytes | Yes | 0-2,5 | (DA) AND (SA) → (DA) | | MOV | 1 | 1 | 0 | 0 | Move | Yes | 0-2 | (SA) → (DA) | | MOVB | 1 | 1 | 0 | 1 | Move bytes | Yes | 0-2,5 | (SA) → (DA) | ## 3.5.2 Dual Operand Instructions with Multiple Addressing Modes for the Source Operand and Workspace Register Addressing for the Destination | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-----------------|---|---|-------|----|---|---|---|---|---|---|----|----|----|----|----|----| | General format: | | | OP CC | DE | | | | D | | | т | s | | 5 | ; | | The addressing mode for the source operand is determined by the $\mathsf{T}_{\mathsf{S}}$ field. | тs | S | ADDRESSING MODE | NOTES | |----|----------|--------------------------------------------|-------| | 00 | 0, 1, 15 | Workspace register | | | 01 | 0, 1, 15 | Workspace register indirect | | | 10 | 0 | Symbolic | | | 10 | 1, 2, 15 | Indexed | 1 | | 11 | 0, 1, 15 | Workspace register indirect auto increment | 2 | - NOTES: 1, Workspace register 0 may not be used for indexing, - 2. The workspace register is incremented by 2. | MNEMONIC | OP CODE | MEANING | RESULT | STATUS | DESCRIPTION | |-----------|---------|-----------------------------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MINEMONIC | 012345 | MEANING | TO 0 | AFFECTED | DESCRIPTION | | coc | 001000 | Compare ones corresponding | No | 2 | Test (D) to determine if 1's are in each bit position where 1's are in (SA). If so, set ST2. | | czc | 001001 | Compare zeros corresponding | No | 2 | Test (D) to determine if 0's are in each bit position where 1's are in (SA). If so, set ST2. | | XOR | 001010 | Exclusive OR | Yes | 0-2 | (D) ⊕ (SA) → (D) | | MPY | 001110 | Multiply | No | | Multiply unsigned (D) by unsigned (SA) and place unsigned 32-bit product in D (most significant) and D+1 (least significant). If WR15 is D, the next word in memory after WR15 will be used for the least significant half of the product. | | DIV | 001111 | Divide | No | 4 | If unsigned (SA) is less than or equal to unsigned (D), perform no operation and set ST4. Otherwise divide unsigned (D) and (D+1) by unsigned (SA). Quotient → (D), remainder → (D+1). If D = 15, the next word in memory after WR 15 will be used for the remainder. | ### 3.5.3 Extended Operation (XOP) Instruction | | 0 | 1_ | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-----------------|---|----|---|---|---|---|---|---|---|---|----|----|----|----|----|----| | General format: | 0 | 0 | 1 | 0 | 1 | 1 | | D | | | Т | S | | 5 | ; | | The $T_S$ and S fields provide multiple mode addressing capability for the source operand. When the XOP is executed, ST6 is set and the following transfers occur: $(40_{16} + 4D) \rightarrow (WP)$ $(42_{16} + 4D) \rightarrow (PC)$ SA $\rightarrow$ (new WR11) (old WP) $\rightarrow$ (new WR13) (old PC) $\rightarrow$ (new WR14) (old ST) $\rightarrow$ (new WR15) The TMS 9900 does not test interrupt requests (INTREQ) upon completion of the XOP instruction. #### 3.5.4 Single Operand Instructions | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-----------------|---|---|---|---|------|-----|---|---|---|---|----|----|----|----|----|----| | General format: | | | | | OP C | ODE | | | | | Т | s | | S | | | The $\mathsf{T}_\mathsf{S}$ and $\mathsf{S}$ fields provide multiple mode addressing capability for the source operand. | | | | | o | P | C | 00 | DΕ | | | | | RESULT | STATUS | | |----------------|---|---|---|---|-----|---|----|----|---|---|---|-------------------|------------------|------------------|-------------------------------------| | MNEMONIC | 0 | 1 | 2 | 3 | 1 | 4 | 5 | 6 | 7 | 8 | 9 | MEANING | COMPARED<br>TO 0 | BITS<br>AFFECTED | DESCRIPTION | | В | C | 0 | 0 | C | ) ( | 0 | 1 | 0 | 0 | 0 | 1 | Branch | No | - | SA - (PC) | | BL | 0 | 0 | 0 | C | ) ( | 0 | 1 | 1 | о | 1 | 0 | Branch and link | No | - | (PC) → (WR11); SA → (PC) | | BLWP | 0 | 0 | 0 | C | ) ( | 0 | 1 | 0 | 0 | 0 | 0 | Branch and load | No | _ | (SA) → (WP):(SA+1) → (PC): | | | | | | | | | | | | | | workspace pointer | | | (old WP) → (new WR 13): | | | | | | | | | | | | | | 1 | | | (old PC) → (new WR14), | | | | | | | | | | | | | | | | | (old ST) → (new WR15); | | | | | | | | | | | | | | | | | the interrupt input (INTREQ) is not | | | | | | | | | | | | | | | | | tested upon completion of the | | | | | | | | | | | | | | | | | BLWP instruction. | | CLR | 0 | 0 | 0 | C | ) ( | 0 | 1 | 0 | 0 | 1 | 1 | Clear operand | No | _ | 0 → (SA) | | SETO | 0 | 0 | 0 | C | ) ( | 0 | 1 | 1 | 1 | 0 | 0 | Set to ones | No | - | FFFF16 → (SA) | | INV | 0 | 0 | 0 | C | ) ( | 0 | 1 | 0 | 1 | 0 | 1 | Invert | Yes | 0-2 | (SA) → (SA) | | NEG | 0 | 0 | 0 | C | ( | О | 1 | 0 | 1 | 0 | 0 | Negate | Yes | 0-4 | -(SA) → (SA) | | ABS | 0 | 0 | 0 | C | ) ( | 0 | 1 | 1 | 1 | 0 | 1 | Absolute value* | No | 0-4 | (SA) → (SA) | | SWPB | 0 | 0 | 0 | C | ) ( | О | 1 | 1 | 0 | 1 | 1 | Swap bytes | No | _ | (SA), bits 0 thru 7 → (SA), bits | | | | | | | | | | | | | | | | | 8 thru 15; (SA), bits 8 thru 15 → | | | | | | | | | | | | | | | | | (SA), bits 0 thru 7. | | INC | 0 | 0 | 0 | c | ) ( | О | 1 | 0 | 1 | 1 | 0 | Increment | Yes | 0-4 | (SA) + 1 → (SA) | | INCT | 0 | 0 | 0 | C | ) ( | О | 1 | 0 | 1 | 1 | 1 | Increment by two | Yes | 0-4 | (SA) + 2 → (SA) | | DEC | 0 | 0 | 0 | С | ( | О | 1 | 1 | 0 | 0 | 0 | Decrement | Yes | 0-4 | (SA) - 1 → (SA) | | DECT | 0 | 0 | 0 | 0 | ( | О | 1 | 1 | 0 | 0 | 1 | Decrement by two | Yes | 0-4 | (SA) - 2 → (SA) | | X <sup>†</sup> | 0 | 0 | 0 | С | . ( | n | 1 | Λ | n | 1 | n | Execute | No | | Execute the instruction at SA. | <sup>\*</sup>Operand is compared to zero for status bit Itf additional memory words for the execute instruction are required to define the operands of the instruction located at SA, these words with excessed from PC and the PC will be updated accordingly. The instruction acquisition signal (130) will not be true when the TMS 9900 accesses the instruction at SA. Status bits are affected in the normal manner for the instruction executed. #### 3.5.5 CRU Multiple-Bit Instructions | | . 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |-----------------|-----|---|------|-----|---|---|---|---|---|---|----|----|----|----|----|----| | General format: | | | OP C | ODE | | | | C | | | Т | s | | | 3 | | The C field specifies the number of bits to be transferred. If C=0, 16 bits will be transferred. The CRU base register (WR12, bits 3 through 14) defines the starting CRU bit address. The bits are transferred serially and the CRU address is incremented with each bit transfer, although the contents of WR12 is not affected. $T_S$ and S provide multiple mode addressing capability for the source operand. If S or fewer bits are transferred (S=1 through S), the source address is a byte address. If S or more bits are transferred (S=1), the source address is a word address. If the source is addressed in the workspace register indirect auto increment mode, the workspace register is incremented by 1 if S incremented by 2 otherwise. | MNEMONIC | OP CODE | MEANING | RESULT<br>COMPARED | STATUS<br>BITS | DESCRIPTION | |-----------|-------------|------------------------------|--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------| | MINEMONIC | 0 1 2 3 4 5 | MEANING | TO 0 | AFFECTED | DESCRIPTION | | LDCR | 001100 | Load communication register | Yes | 0-2,5† | Beginning with LSB of (SA), transfer the<br>specified number of bits from (SA) to<br>the CRU. | | STCR | 001101 | Store communication register | Yes | 0-2,5† | Beginning with LSB of (SA), transfer the<br>specified number of bits from the CRU to<br>(SA). Load unfilled bit positions with 0. | <sup>†</sup>ST5 is affected only if 1 < C < 8. #### 3.5.6 CRU Single-Bit Instructions CRU relative addressing is used to address the selected CRU bit. | MNEMONIC | OP CODE<br>0 1 2 3 4 5 6 7 | MEANING | STATUS<br>BITS<br>AFFECTED | DESCRIPTION | |----------|----------------------------|-----------------|----------------------------|---------------------------------------------| | SBO | 00011101 | Set bit to one | _ | Set the selected CRU output bit to 1. | | SBZ | 00011110 | Set bit to zero | - | Set the selected CRU output bit to 0. | | TB | 00011111 | Test bit | 2 | If the selected CRU input bit = 1, set ST2. | ### 3.5.7 Jump Instructions 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 General format: OP CODE DISPLACEMENT Jump instructions cause the PC to be loaded with the value selected by PC relative addressing if the bits of ST are at specified values. Otherwise, no operation occurs and the next instruction is executed since PC points to the next instruction. The displacement field is a word count to be added to PC. Thus, the jump instruction has a range of -128 to 127 words from memory-word address following the jump instruction. No ST bits are affected by jump instruction. | ******** | OP CODE | | | ST CONDITION TO LOAD PC | | | | | |----------|---------------|-----|--------------------|-------------------------|--|--|--|--| | MNEMONIC | 0 1 2 3 4 5 6 | 7 | MEANING | ST CONDITION TO LOAD PC | | | | | | JEQ | 0001001 | 1 | Jump equal | ST2 = 1 | | | | | | JGT | 0001010 | 1 | Jump greater than | ST1 = 1 | | | | | | JH | 0001101 | 1 | Jump high | ST0 = 1 and ST2 = 0 | | | | | | JHE | 0001010 | 0 | Jump high or equal | ST0 = 1 or ST2 = 1 | | | | | | JL | 0 0 0 1 1 0 1 | 0 | Jump low | ST0 = 0 and ST2 = 0 | | | | | | JLE | 0001001 | 0 | Jump low or equal | ST0 = 0 or ST2 = 1 | | | | | | JLT | 0001000 | 1 | Jump less than | ST1 = 0 and ST2 = 0 | | | | | | JMP | 0001000 | 0 | Jump unconditional | unconditional | | | | | | JNC | 0001011 | 1 | Jump no carry | ST3 = 0 | | | | | | JNE | 0001011 | 0 | Jump not equal | ST2 = 0 | | | | | | JNO | 0001100 | ) 1 | Jump no overflow | ST4 = 0 | | | | | | JOC | 0 0 0 1 1 0 0 | 0 | Jump on carry | ST3 = 1 | | | | | | JOP | 0001110 | 0 0 | Jump odd parity | ST5 = 1 | | | | | #### 3.5.8 Shift Instructions O 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 General format: OP CODE C W If C = 0, bits 12 through 15 of WRO contain the shift count. If C = 0 and bits 12 through 15 of WRO = 0, the shift count is 16. | MNEMONIC | | | ٥ | P C | :01 | DE | | | MEANING | RESULT<br>COMPARED | STATUS | DESCRIPTION | |----------|---|---|---|-----|-----|----|---|---|------------------------|--------------------|----------|-----------------------------------------------------------------------| | MNEMONIC | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | MEANING | TO 0 | AFFECTED | DESCRIPTION | | SLA | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Shift left arithmetic | Yes | 0-4 | Shift (W) left. Fill vacated bit positions with 0. | | SRA | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Shift right arithmetic | Yes | 0-3 | Shift (W) right, Fill vacated bit positions with original MSB of (W). | | SRC | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | Shift right circular | Yes | 0-3 | Shift (W) right, Shift previous LSB into MSB. | | SRL | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | Shift right logical | Yes | 0-3 | Shift (W) right, Fill vacated bit positions with 0's. | ### 3.5.9 Immediate Register Instructions O 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 General format: OP CODE N W IOP | | | | | c | )P | c | סכ | E | | | | | MEANING | RESULT | STATUS | DECORPORTION | | |----------|---|---|---|---|-----|-----|-----|---|---|---|---|----|----------------|--------|----------|----------------------------------------------------|--| | MNEMONIC | 0 | 1 | 2 | 3 | 1 4 | | 5 ( | 6 | 7 | 8 | 9 | 10 | MEANING | TO 0 | AFFECTED | DESCRIPTION | | | Al | 0 | 0 | 0 | C | ) ( | ) ( | ) | 1 | 0 | 0 | 0 | 1 | Add immediate | Yes | 0-4 | (W) + IOP → (W) | | | ANDI | 0 | 0 | 0 | 0 | ( | ) ( | ) | 1 | 0 | 0 | 1 | 0 | AND immediate | Yes | 0-2 | (W) AND IOP → (W) | | | CI | 0 | C | 0 | 0 | ) ( | 0 | ) | 1 | 0 | 1 | 0 | 0 | Compare | Yes | 0-2 | Compare (W) to IOP and set appropriate status bits | | | LI | 0 | 0 | 0 | c | ) ( | ) ( | 5 | 1 | 0 | 0 | 0 | 0 | Load immediate | Yes | 0-2 | iOP → (W) | | | ORI | 0 | 0 | 0 | 0 | ) ( | 0 | ) | 1 | 0 | 0 | 1 | 1 | OR immediate | Yes | 0-2 | (W) OR IOP → (W) | | ### 3.5.10 Internal Register Load Immediate Instructions O 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 General format: OP CODE IOP IOP | | Т | | | ( | OP ( | coı | DΕ | | | | | MEANING | DESCRIPTION | |----------|---|---|---|---|------|-----|----|---|---|---|----|----------------------------------|----------------------------------------------| | MNEMONIC | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | MEANING | DESCRIPTION | | LWPI | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | Load workspace pointer immediate | $IOP \rightarrow (WP)$ , no ST bits affected | | LIMI | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Load interrupt mask | IOP, bits 12 thru 15 → ST12 | | | | | | | | | | | | | | | thru ST15 | ### 3.5.11 Internal Register Store Instructions No ST bits are affected. | MALEMONIC | | | | C | P C | 00 | E | | | | | MEANING | DESCRIPTION | |-----------|---|---|---|---|-----|----|---|----|---|---|----|-------------------------|-------------| | MNEMONIC | 0 | 1 | 2 | 3 | 4 | 5 | 6 | -7 | 8 | 9 | 10 | | | | STST | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | Store status register | (ST) → (W) | | STWP | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | Store workspace pointer | (WP) → (W) | ### 3.5.12 Return Workspace Pointer (RTWP) Instruction General format: | | - | | | | | | | | | | 10 | <br> | | 14 | 15 | |---|---|---|---|---|---|---|---|---|---|---|----|------|---|----|----| | : | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | N | | | The RTWP instruction causes the following transfers to occur: (WR15) → (ST) $(WR14) \rightarrow (PC)$ (WR13) → (WP) #### 3.5.13 External Instructions 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 General format: OP CODE' N External instructions cause the three most-significant address lines (A0 through A2) to be set to the below-described levels and the CRUCLK line to be pulsed, allowing external control functions to be initiated. | MNEMONIC | OP CODE | MEANING | STATUS<br>BITS | DESCRIPTION | A | SS | | |----------|------------------------|--------------|----------------|----------------------------------------------------------------------------------|----|----|----| | | 0 1 2 3 4 5 6 7 8 9 10 | | AFFECTED | | A0 | Α1 | A2 | | IDLE | 00000011010 | idle | _ | Suspend TMS 9900 instruction execution until an interrupt, LOAD, or RESET occurs | L | н | L | | RSET | 00000011011 | Reset | 12-15 | 0 → ST12 thru ST15 | L | н | н | | CKOF | 00000011110 | User defined | | | н | н | L | | CKON | 00000011101 | User defined | | | н | L | н | | LREX | 00000011111 | User defined | | | н | н | н | #### 3.6 TMS 9900 INSTRUCTION EXECUTION TIMES Instruction execution times for the TMS 9900 are a function of: - Clock cycle time, t<sub>C</sub>(φ) - 2) Addressing mode used where operands have multiple addressing mode capability - 3) Number of wait states required per memory access. Table 3 lists the number of clock cycles and memory accesses required to execute each TMS 9900 instruction. For instructions with multiple addressing modes for either or both operands, the table lists the number of clock cycles and memory accesses with all operands addressed in the workspace-register mode. To determine the additional number of clock cycles and memory accesses required for modified addressing, add the appropriate values from the referenced tables. The total instruction-execution time for an instruction is: $$T = t_{C(\phi)} (C + W \cdot M)$$ where: T = total instruction execution time; $t_{C}(\phi) = clock cycle time;$ C = number of clock cycles for instruction execution plus address modification; W = number of required wait states per memory access for instruction execution plus address modification: M = number of memory accesses. TABLE 3 INSTRUCTION EXECUTION TIMES | | CLOCK | MEMORY | ADDR | | | |--------------------|--------|--------|---------|------|---------| | INSTRUCTION | CYCLES | ACCESS | MODIFIC | | INSTR | | | С | M | SOURCE | DEST | 1 | | A | 14 | 4 | A | A | LWPI | | AB | 14 | 4 | В | В | MOV | | ABS (MSB = 0) | 12 | 2 | Α | l - | MOVB | | (MSB = 1) | 14 | 3 | Α . | - | MPY | | Al | 14 | 4 | - | - | NEG | | ANDI | 14 | 4 | - | - | ORI | | В | 8 | 2 | | - | RSET | | BL | 12 | 3 | Α | - | RTWP | | BLWP | 26 | 6 | Α | - | S | | C | 14 | 3 | Α | Α. | SB | | CB | 14 | 3 | В | В | SBO | | CI | 14 | 3 | - | | SBZ | | CKOF . | 12 | 1 | - | - | SETO | | CKON | 12 | 1 | - | - | Shift I | | CLR | 10 | 3 | A | - | IC=0, E | | coc | 14 | 3 | Α. | - | 011 | | CZC | 14 | 3 | Α | - | IC=0, E | | DEC | 10 | 3 | Α | - | of V | | DECT | 10 | 3 | Α. | - | SOC | | DIV (ST4 is set) | 16 | 3 | A | - | SOCB | | DIV (ST4 is reset) | 92-124 | 6 | Α | - | STCR | | IDLE | 12 | 1 | - | | | | INC | 10 | 3 | Α. | - | | | INCT | 10 | 3 | Α. | - | | | INV | 10 | 3 | Α. | - | STST | | Jump IPC is | | | | 1 | STWP | | changed) | 10 | 1 | ~ | - | SWPB | | IPC is not | | ! | | | SZC | | changed) | 8 | , | ~ | - | SZCB | | LDCR (C = 0) | 52 | 3 | Α | | тв | | (1+ C<8) | 20+2C | 3 | В | - | x · · | | (9 ° C • 15) | 20+2C | 3 | A | - : | XOP | | LI | 12 | 3 | - | - 1 | XOR | | LIMI | 16 | 2 | - | | | | LREX | 12 | 1 | - | | 1 | | RESET function | 26 | 5 | | | Undefin | | LOAD function | 22 | 5 | | - | 0000-0 | | Interrupt context | 22 | • | - | - | 0000-0 | | switch | 22 | 5 | | | 0780 | | 34411671 | 22 | | | | 0780 | | INSTRUCTION | CLOCK | MEMORY<br>ACCESS | ADDR: | | |-----------------------------------------------------------------------|-------|------------------|--------|-------| | Mathochon | C | M | SOURCE | | | LWPI | 10 | 2 | JOUNCE | - | | MOV | 14 | 4 | | | | MOVB | 14 | 4 | В | В | | MPY | 52 | 5 | i A | i - i | | NEG | 12 | 3 | Α. | . ! | | ORI | 14 | 4 | | - 1 | | RSET | 12 | 1 | | - 1 | | RTWP | 14 | 4 | _ | 1 | | s | 14 | 4 | | Α . | | SB | 14 | 1 | В | В | | SBO | 12 | 2 | | | | SBZ | 12 | 2 | | | | SETO | 10 | 3 | A | | | Shift (C + 0) | 12+2C | 3 | | | | IC+0, Bits 12-15 | | , | - 1 | - 1 | | of WRO-D) | 52 | 4 | i 1 | | | IC=0, Bits 12-15 | 32 | - | - | - 1 | | of WRP-N=0) | 20+2N | 4 | | | | SOC | 14 | | A | A | | SOCR | 14 | - 7 | B | В | | STCR (C=0). | 60 | | A | В | | (1 < C + 7) | 42 | 4 | B | - | | (C×8) | 44 | 4 | В | - | | (9· C· 15) | 58 | 4 | A | - | | STST | 8 | 2 | ^ | - 1 | | STWP | 8 | 2 | | | | SWPB | 10 | 3 | A . | - | | SZC | 14 | 4 | A | Α . | | SZCB | 14 | 4 | R | В | | TB | 12 | 2 | - | в | | x | 8 | 2 | Ā | 1 | | XOP | 36 | 8 | A | ~ | | XOR | 14 | 4 | Â | - | | | ,- | • | ^ | - | | Undefined op codes<br>0000-01FF,0320-<br>033F,0C00-0FFF,<br>0780-07FF | | 1 | | | <sup>\*</sup>Execution time is dependent upon the partial quotient after each clock cycle during execution. <sup>\*\*</sup>Execution time is added to the execution time of the instruction located at the source address minus 4 clock cycles and 1 memory access time. <sup>&</sup>lt;sup>†</sup>The letters A and B refer to the respective tables that follow. #### ADDRESS MODIFICATION - TABLE A #### ADDRESS MODIFICATION - TABLE B | ADDRESSING MODE | CLOCK<br>CYCLES<br>C | MEMORY<br>ACCESSES<br>M | |-----------------------------------------------------|----------------------|-------------------------| | WR (T <sub>S</sub> or T <sub>D</sub> = 00) | 0 | 0 | | WR indirect (T <sub>S</sub> or T <sub>D</sub> = 01) | 4 | 1 | | WR indirect auto- | 1 | | | increment (TS or TD = 11) | 8 | 2 | | Symbolic (TS or TD = 10, | | | | S or D = 0) | 8 | 1 | | Indexed (Ts or Tp = 10, | | 1 | | S or D ≠ 0) | 8 | 2 | | ADDRESSING MODE | CLOCK<br>CYCLES<br>C | MEMORY<br>ACCESSES<br>M | |--------------------------------------------------|----------------------|-------------------------| | WR (T <sub>S</sub> or T <sub>D</sub> = 00) | 0 | 0 | | WR indirect (Tg or Tp = 01) | 4 | 1 | | WR indirect auto- | | | | increment (Tg or TD = 11) | 6 | 2 | | Symbolic (T <sub>S</sub> or T <sub>D</sub> = 10, | | 1 | | S or D = 0) | 8 | 1 | | indexed (Ts or Tp = 10, | | | | S or D ≠ 0) | 8 | 2 | As an example, the instruction MOVB is used in a system with $t_{c(\phi)} = 0.333 \,\mu s$ and no wait states are required to access memory. Both operands are addressed in the workspace register mode: $$T = t_{C}(\phi) (C + W \cdot M) = 0.333 (14 + 0.4) \mu s = 4.662 \mu s.$$ If two wait states per memory access were required, the execution time is: $$T = 0.333 (14 + 2.4) \mu s = 7.326 \mu s$$ . If the source operand was addressed in the symbolic mode and two wait states were required: $$\begin{split} T &= t_{C(\phi)} \; (C + W \cdot M) \\ C &= 14 + 8 = 22 \\ M &= 4 + 1 = 5 \\ T &= 0.333 \; (22 + 2 \cdot 5) \; \mu_S = 10.656 \; \mu_S. \end{split}$$ ### 4. TMS 9900 ELECTRICAL AND MECHANICAL SPECIFICATIONS ## 4.1 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\* | Supply voltage, VCC (see Note 1) . | | | | | | | | | | | | 0.3 to 20 V | |--------------------------------------|---|--|--|--|--|--|--|--|--|--|--|----------------| | Supply voltage, VDD (see Note 1) . | | | | | | | | | | | | 0.3 to 20 V | | Supply voltage, VSS (see Note 1) . | | | | | | | | | | | | 0.3 to 20 V | | All input voltages (see Note 1) | | | | | | | | | | | | 0.3 to 20 V | | Output voltage (with respect to VSS) | i | | | | | | | | | | | 2 V to 7 V | | Continuous power dissipation | i | | | | | | | | | | | 1.2 W | | Operating free-air temperature range | | | | | | | | | | | | 0°C to 70°C | | Storage temperature range | | | | | | | | | | | | –55°C to 150°C | <sup>&</sup>quot;Stresses beyond those listed under "'Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Under absolute maximum ratings voltage values are with respect to the most negative supply, Vigg (substrate), unless otherwise noted. Throughout the remainder of this section, voltage values are with respect to Vigs. ### 4.2 RECOMMENDED OPERATING CONDITIONS | | MIN | NOM | MAX | UNIT | |----------------------------------------------------------|-------|-----------------|-------|------| | Supply voltage, VBB | -5.25 | 5 | -4.75 | ٧ | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Supply voltage, V <sub>DD</sub> | 11,4 | 12 | 12.6 | V | | Supply voltage, VSS | | 0 | | V | | High-level input voltage, VIH (all inputs except clocks) | | 2.4 | | V | | High-level clock input voltage, V <sub>IH(φ)</sub> | | V <sub>DD</sub> | | V | | Low-level input voltage, VIL (all inputs except clocks) | | 0.4 | | V | | Low-level clock input voltage, V <sub>IL</sub> (φ) | | 0.3 | | V | | Operating free-air temperature, TA | 0 | | 70 | °c | ## 4.3 ELECTRICAL CHARACTERISTICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS (UNLESS OTHERWISE NOTED) | | PARA | METER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------------------------|---------------------------------|-----------------------------------------------------|----------|------|-----|------| | | | Data bus during DBIN | VI = VSS to VCC | | +75 | | | | ij | Input current | WE, MEMEN, DBIN<br>during HOLDA | VI = VSS to VCC | | ±75 | | μА | | | | Clock | V <sub>I</sub> = -1 V to 13.6 V | | ± 75 | | | | | | . Any other inputs | V <sub>I</sub> = V <sub>SS</sub> to V <sub>CC</sub> | | ± 10 | | | | ۷он | High-level outp | ut voltage | I <sub>O</sub> = -0.4 mA | | 2.4 | | V | | VOL | Low-level outp | ut voltage | 1 <sub>0</sub> = 3.2 mA | | 0.4 | | V | | 1BB | Supply current | from V <sub>BB</sub> | | | 1 | | mA | | Icc | Supply current | from V <sub>CC</sub> | | | 125 | | mA | | IDD | Supply current | from V <sub>DD</sub> | | <b>†</b> | 30 | | mA | | Ci | Input capacitar<br>clock and data | nce (any inputs except<br>bus) | f = 1 MHz,<br>unmeasured pins at V <sub>SS</sub> | | 15 | | pF | | C <sub>i(<math>\phi</math>1)</sub> | Clock-1 input o | apacitance | f = 1 MHz,<br>unmeasured pins at VSS | | 100 | | pF | | C <sub>i(φ2)</sub> | Clock-2 input o | apacitance | f = 1 MHz,<br>unmeasured pins at VSS | | 200 | | pF | | C <sub>i</sub> (φ3) | Clock-3 input o | apacitance | f = 1 MHz,<br>unmeasured pins at VSS | | 100 | | ρF | | C <sub>i</sub> ( <b>φ4</b> ) | Clock-4 input of | apacitance | f = 1 MHz,<br>unmeasured pins at VSS | | 100 | | pF | | СDВ | Data bus capac | itance | f = 1 MHz,<br>unmeasured pins at VSS | | 25 | | pF | | c <sub>o</sub> | Output capacit<br>data bus) | ance (any output except | f = 1 MHz,<br>unmeasured pins at VSS | | 15 | | pF | $<sup>^{\</sup>dagger}$ All typical values are at T<sub>A</sub> = 25 $^{\circ}$ C and nominal voltages. ## 4.4 TIMING REQUIREMENTS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS (SEE FIGURES 12 AND 13) | | PARAMETER | MIN | NOM | MAX | UNIT | |----------------------------------|-----------------------------------------------------------------------|-----|-------|-----|------| | t <sub>c</sub> (φ) | Clock cycle time | | 0.333 | | μs | | t <sub>r</sub> (φ) | Clock rise time | | 12 | | ns | | t <sub>f</sub> (φ) | Clock fall time | | 12 | | ns | | tw(φ) | Pulse width, any clock high | | 45 | | ns | | td(ø1L-ø2H) | Delay time, clock 1 low to clock 2 high (time between clock pulses) | | 5 | | ns | | <sup>t</sup> d(φ2L-φ3H) | Delay time, clock 2 low to clock 3 high (time between clock pulses) | | 5 | | ns | | <sup>t</sup> d(ø3L-ø4H) | Delay time, clock 3 low to clock 4 high (time between clock pulses) | | 5 | | ns | | <sup>t</sup> d( <b>ø4L-ø</b> 1H) | Delay time, clock 4 low to clock 1 high (time between clock pulses) | | 5 | | ns | | <sup>t</sup> d(ø1H-ø2H) | Delay time, clock 1 high to clock 2 high (time between leading edges) | | 80 | | ns | | <sup>t</sup> d(φ2H-φ3H) | Delay time, clock 2 high to clock 3 high (time between leading edges) | | 80 | | ns | | td(ø3H-ø4H) | Delay time, clock 3 high to clock 4 high (time between leading edges) | | 80 | | ns | | <sup>t</sup> d(φ4H-φ1H) | Delay time, clock 4 high to clock 1 high (time between leading edges) | | 80 | | ns | | t <sub>su</sub> | Data or control setup time before clock 1 | | 40 | | ns | | th | Data hold time after clock 1 | | 10 | | ns | ## 4.5 SWITCHING CHARACTERISTICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS (SEE FIGURE 13) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------------|-------------------------|-----|-----|-----|------| | tPLH or tPHL Propagation delay time, clocks to outputs | C <sub>L</sub> = 200 pF | | 20 | | ns | NOTE: All timing and voltage levels shown on $\phi1$ applies to $\phi2$ , $\phi3$ , and $\phi4$ in the same manner FIGURE 12 - CLOCK TIMING <sup>&</sup>lt;sup>1</sup>The number of cycles over which input/output data must will remain valid can be determined from Section 3.9. Note that in all cases data should not change during 01 FIGURE 13—SIGNAL TIMING ### TMS 9900 PROTOTYPING SYSTEM #### 5.1 HARDWARE The TMS 9900 prototyping system enables the user to generate and debug software and to debug I/O controller interfaces. The prototyping system consists of: - 990/4 computer with TMS 9900 microprocessor - 1024 bytes of ROM containing the bootstrap loader for loading prototyping system software, the front-panel and maintenance utility, and the CPU self-testing feature - 16,896 bytes of RAM with provisions for expansion up to 57,334 bytes of RAM - Programmable-write-protect feature for RAM - Interface for Texas Instruments Model 733 ASR\* Electronic Data Terminal with provisions for up to five additional interface moculdes <sup>\*</sup>Requires remote device control and 1200 baud EIA interface option on 733 ASR. - Available with Texas Instruments Model 733 ASR Electronic Data Terminal - 7-inch-high table-top chassis - Programmer's front panel with controls for run, halt, single-instruction execute, and entering and displaying memory or register contents - Power supply with the following voltages: 5 V dc @ 20 A 12 V dc @ 2 A -12 V dc @ 1 A -5 V dc @ 0.1 A Complete hardware and software documentation. #### 5.2 SYSTEM CONSOLE The system console for the prototyping system is the 733 ASR, which provides keyboard entry, 30-character-per-second thermal printer, and dual cassette drives for program loading and storage. #### 5.3 SOFTWARE The following software is provided on cassette for loading into the prototyping system: - Debug Monitor Provides full control of the prototyping system during program development and includes single instruction, multiple breakpoints, and entry and display capability for register and memory contents for debugging user software under 733 ASR console control. - One-Pass Assembler Converts source code stored on cassette to relocatable object on cassette and generates program listing. (Object is upward compatible with other 990 series assemblers). - Linking Loader Allows loading of absolute and relocatable object modules and links object modules as they are loaded. - Source Editor Enables user modification of both source and object from cassette with resultant storage on cassette. - Trace Routine Allows user to monitor status of computer at completion of each instruction. - PROM Programming/Documentation Facility Provides documentation for ROM mask generation, or communicates directly with the optional PROM Programmer Unit. #### 5.4 OPTIONS The following optional equipment is offered for the prototyping system: - Battery-pack/standby-power supply - PROM programming unit and adapter boards - Universal wire-wrap modules - Expansion RAM modules - Expansion EPROM modules - I/O modules and other interfaces - Rack-mounted version - International ac voltage option ### 6. TMS 9900 SUPPORT CIRCUITS | MEMORY DEVICE | ORGANIZATION/FUNCTION | I/O STRUCTURE | PACKAGE | ACCESS TIME | |------------------------|--------------------------|---------------|---------|-------------| | | RAN | ns . | | | | TMS 4036-2 | 64 x 8 static | Common bus | 20 pin | 450 ns MAX | | TMS 4033 | 1024 x 1 static | Dedicated bus | 16 pin | 450 ns MAX | | TMS 4039-2 | 256 x 4 static | Dedicated bus | 22 pin | 450 ns MAX | | TMS 4042-2 | 256 × 4 static | Common bus | 18 pin | 450 ns MAX | | TMS 4050 | 4096 x 1 dynamic | Common bus | 18 pin | 300 ns MAX | | TMS 4060 | 4096 x 1 dynamic | Dedicated bus | 22 pin | 300 ns MAX | | | ROMS/P | ROMS | | | | TMS 4700 | 1024 x 8 ROM | | 24 pin | 450 ns MAX | | SN74S371 | 256 x 8 ROM | | 20 pin | 70 ns MAX | | SN74S471 | 256 x 8 PROM | | 20 pin | 70 ns MAX | | SN74S472 | 512 x 8 PROM | | 20 pin | 55 ns TYP | | | PERIPHE | RALS | | | | SN74LS259 <sup>†</sup> | Addressable latch | | 16 pin | | | SN74LS251 <sup>†</sup> | Data multiplexer | | 16 pin | | | SN74148 | Priority encoder | | 16 pin | | | SN74S412 | 8-bit I/O port | | 24 pin | | | SN75355 <sup>†</sup> | Quad TTL-to-MOS driver | | 16 pin | | | TMS 6011 | UART | | 40 pin | | | SN74S241 | Bidirectional bus driver | | 20 pin | | <sup>&</sup>lt;sup>†</sup>To be announced. ### 7. SYSTEM DESIGN EXAMPLES Figure 14 illustrates a typical minimum TMS 9900 system. Eight bits of input and output interface are implemented. The memory system contains 1024 x 16 ROM and 256 x 16 RAM memory blocks. The total package count for this system is 15 packages. A maximum TMS 9900 microprocessor system is illustrated in Figure 15. ROM and RAM are both shown for a total of 65,536 bytes of memory. The I/O interface supports 4096-output bits and 4096-input bits. Fifteen external interrupts are implemented in the interrupt interface. The clock generator and control section contains memory decode logic, synchronization logic, and the clock electronics. Bus buffers, required for this maximally configured system, are indicated on the system buses. FIGURE 14 - MINIMUM TMS 9900 SYSTEM TEXAS INSTRUMENTS ### 8. MECHANICAL DATA NOTE A. Each pin centerline is located within 0.010 of its true longitudinal position. ### 9900 ### SOFTWARE DEVELOPMENT AIDES - MULTI-USER SOFTWARE DEVELOP-MENT SYSTEM - MULTI-TASKING DISC BASED OPERATOR SYSTEM - MULTI-PASS MICROASSEMBLER - FORTRAN COMPLIER - SYSTEMS THROUGHPUT . RELOCATABLE LINKING LOADER • ROM MASK DOCUMENTATION PROM PROGRAMMING # NEW MEMBERS OF THE 9900 FAMILY OF SOFTWARE COMPATIBLE MICROPROCESSORS #### TMS 9980 - 8 BIT LOW COST FIXED INSTRUCTION SET MPU. The TMS 9980 is an 8 bit low cost version of the popular TMS 9900 16 bit MPU. It uses the full 9900 instruction set including 16 bit multiply/16 bit divide and multi-bit shifts plus the 9900's memory to memory architecture. The 9980 is in fact a TMS 9900 with a multiplexed data bus and reduced memory addressing capability enabling the device to be packaged in a low cost 40 pin plastic (or ceramic) package. #### Features: - Full TMS 9900 Instruction Set. - 14 Address line giving a 16K addressing field. - Single T.T.L. compatible clock or Internal oscillator. - 2048 directly addressable Input/Output parts using the C.R.U. - 4 levels of vectored, maskable interrupt. - Direct Memory Access (DMA) capability. - Reset and Load Inputs. - Standard N-Channel Silicon gate power supplies +12, ±5V, O. - Low cost 40 pin package. - Available December 1976. ### SBP 9900 - 16 BIT FIXED INSTRUCTION SET MICROPROCESSOR The SBP 9900 is an 1<sup>2</sup>L implementation of the TMS 9900 N-Channel Silicon gate 16 bit MPU which has been designed specifically to military applications. The operating temperature range of the SBP 9900 will be $-55^{\circ}$ C to $+125^{\circ}$ C. 1<sup>2</sup>L being a bipolar design technique means that the device inherits all the benefits of a bipolar technology i.e. demonstrated reliability at extended temperature range, simple production process, speed enhancement and single power supplies. #### Features: - Full TMS 9900 Instruction Set. - -55 to +125°C Operating Temp, range. - Single 0-85 volt power supply. - Single T.T.L. compatible clock. - 15 levels of vectored interrupt. - Direct Memory Access (DMA) capability. - 16 Bit Data, 15 Bit Address Bus. - Pin compatible with TMS 9900. ### TMS 99XX - 8 BIT MICROCOMPUTER FOR HIGH VOLUME LOW COST APPLICATIONS. The TMS 99XX is an 8 bit microcomputer i.e. a microprocessor with control ram and data ram on the same I.C. The device will operate from a 3MHz on chip clock and will have 2 levels of interrupt. Input/Output capability is a choice between 18 or 30 depending upon the package size of 28 or 40 pin respectively. The TMS 99XX uses a sub-set of the most important TMS 9900 instructions making the device software compatible with other members of the family. # NEW MEMBERS OF THE 9900 FAMILY OF SOFTWARE COMPATIBLE MICROPROCESSORS #### TMS9900 SUPPORT CIRCUITS #### TIM 9904 (SN74LS362) 4 Phase Clock Generator The TIM 9904 has been designed to make the 4 phase 12 volt clock of TMS 9900 simple to implement. The TIM 9904 requires only two power supplies: $\pm 12$ volts, $\pm 5$ volts and three external components: a 48MHz 3rd overtone crystal and an L-C tank circuit. The clock generator supplies a 4 phase clock at $\pm 12$ volts, 4 phase clock at T.T.L. levels for external circuit synchronisation and one synchronised Q output. The Q output is supplied from an internal D type flip flop which derives its clock from $\pm 30$ and D input from the external circuit via a Schmitt gate. This can then be used as an auto-sync. input to the TMS 9900 for such functions as reset or load. #### TMS 9901 — Programmable Interrupt and I/O Controller The TMS 9901 is a dedicated TMS 9900 peripheral circuit which has been designed to control data input/output functions and generate the interrupt request signal and interrupt code. The device is programmable under control of the TMS 9900 to select the function of the input pins. The 22 input/output and interrupt pins are allocated as: - 6 Dedicated Interrupt Ports - 7 Dedicated I/O Ports - 9 Programmable as I/O Ports or Interrupts The TM9901 is a CRU (Communications Register Unit) peripheral and all data exchanges between the processor and the system are via the CRU line. The device is manufactured using N-channel silicon gate technology and requires only a single 5 Volt power supply. # NEW MEMBERS OF THE 9900 FAMILY OF SOFTWARE COMPATIBLE MICROPROCESSORS ### TMS 9902/3 — Asynchronous/Synchronous Communications Controller The TMS 9902/3 are two dedicated TMS 9900 peripheral circuits which can be used as communications interfaces between terminals, modems and computer. Both devices are CRU (Communications Register Unit) peripherals interfacing between the TMS 9900 and the communications link via the CRU line. #### Features #### TMS 9902 - Programmable Data Rate 110 to 76800 Baud - Programmable Character Length 5-8 Bits 1-1½-2 Stop Bits Odd Even No Parity - On Chip Interval Timer 64μsec to 16,384μsec. - N-Channel Silicon Gate Process, Single 5 Volt Power Supply #### TMS 9903 - DC to 250k Bits/Sec - Programmable Sync. Register and Character Length - Bi-Sync and SDLC Compatible - On Chip Interval Timer 64μsec to 16384μsec. - N-Channel Silicon Gate Process, Single 5 Volt Power Supply The two devices are designed to be compatible so that in most applications they can be exchanged with only a minor adjustment in pin-out. # **Microprocessor Support Circuits** OCTOBER 1975 #### features - 8-Bit Parallel-Out Storage Register - Performs Serial-to-Parallel Conversion With Storage - Asynchronous Parallel Clear - Active High Decoder - Enable/Disable Input Simplifies Expansion #### characteristics • Typical Propagation Delay Times: Enable-to-Output . . . 12 ns Data-to-Output . . . 12 ns Address-to-Output . . 16 ns Clear-to-Output . . . 16 ns • Fan-Out: I<sub>OL</sub> (Sink Current) . . . 16 mA I<sub>OH</sub> (Source Current) . . . -0.8 mA Typical I<sub>CC</sub> . . . 60 mA #### description These general-purpose TTL octal-addressable latches can be used to implement multiple-function storage elements such as working registers, serial-holding registers, or active-high decoders or demultiplexers. A buffered common clear line is available for initializing. Four distinct modes of operation are selectable by controlling the clear and $\overline{G}$ inputs as enumerated in the function table. In the addressable-latch mode transparency exists in the addressed latch (see latch selection table) and the respective Q output will follow the data (D) input. When the enable $(\overline{G})$ input is taken high and clear is inactive (H) the memory mode is initiated during which the contents of the eight latches will remain unchanged. During the demultiplexing mode the addressed latch will read out its data content while the remaining seven outputs will be low. - DIRECT REPLACEMENT FOR FAIRCHILD 9334 - EXPANDABLE FOR N-BIT APPLICATIONS - FOUR DISTINCT FUNCTIONAL MODES SN54259 ... J OR W PACKAGE SN74259 ... J OR N PACKAGE (TOP VIEW) #### **FUNCTION TABLE** | INPUT | s | OUTPUT OF<br>ADDRESSED | EACH<br>OTHER | FUNCTION | |-------|---|------------------------|-----------------|----------------------| | CLEAR | G | LATCH | OUTPUT | FUNCTION | | н | L | D | Q <sub>iO</sub> | Addressable Latch | | н | н | Q <sub>i0</sub> | Q <sub>iO</sub> | Memory | | L | L | D | L | 8-Line Demultiplexer | | L | н | L | L | Clear | #### LATCH SELECTION TABLE | SELE | CTI | IPUTS | LATCH | |------|-----|-------|-----------| | С | В | Α | ADDRESSED | | L | L | L | 0 | | L | L | н | 1 | | L | н | L | 2 | | L | н | н | 3 | | н | L | L | 4 | | н | L | н | 5 | | н | н | L | 6 | | н | н | н | 7 | | | | | | H ≡ high level, L ≡ low level #### TENTATIVE DATA SHEET This document provides tentative information on a new product. Texas Instruments reserves the right to change specifications for this product in any manner without notice. $D \equiv$ the level at the data input $Q_{\hat{1}\hat{0}}$ = the level of $Q_{\hat{i}}$ ( $i=0,1,\ldots,7$ , as appropriate) before the indicated steady-state input conditions were established. ### TYPES SN54259, SN74259 8-BIT ADDRESSABLE LATCHES #### recommended operating conditions | | | SN542 | SN54259 | | | I | |----------------------------------|----------------|---------|---------|---------|--------|------| | | | MIN NON | MAX | MIN NON | MAX | UNIT | | Supply voltage, VCC | | 4.5 | 5.5 | 4.75 | 5 5.25 | V | | High-level output current, IOH | | | 800 | | -800 | μА | | Low-level output current, IOL | | | 16 | | 16 | mA | | Width of enable pulse, tw(enable | e) | 15 | | 15 | | ns | | Width of clear pulse, tw(clear) | | 15 | | 15 | | ns | | Sa | Data | 151 | | 15↑ | | T | | Setup time, t <sub>su</sub> | Address | 5† | | 5↑ | | ns | | Hald time to | Data | 0† | | 01 | | | | Hold time, th | Address | 20↑ | | 20† | | ns | | Operating free-air temperature, | T <sub>A</sub> | ~55 | 125 | 0 | 70 | "c | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | Treve | NDITIONS† | S | N54259 | • | 5 | N7425 | 9 | UNIT | |-----|-------------------------|-------------------|----------------------------------------------------|-----------------------------------------------------|-----|--------|------|-----|-------|------|------| | | PARAMETER | | TEST CC | NDI HUNS | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | UNII | | VIH | High-level input volta | ge | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | je | | | | | 0.8 | | | 8.0 | V | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, | I <sub>I</sub> = 12 mA | | | -1.5 | | | -1.5 | V | | Vон | High-level output volt | age | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -800 μA | 2.4 | 3.4 | | 2.4 | 3.4 | | v | | VOL | Low-level output volt | age | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 16 mA | | 0.2 | 0.4 | | 0.2 | 0.4 | v | | 4 | Input current at maxi | mum input voltage | VCC = MAX, | V <sub>I</sub> = 5.5 V | T | | 1 | | | 1 | mA | | | High-level input | Enable | | 2411 | | | 80 | | | 80 | | | ΉН | current | Other inputs | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.4 V | | | 40 | | | 40 | μА | | | Low-level input | Enable | | | | | -3.2 | | | -3.2 | | | IIL | current | Other inputs | VCC = MAX, | $V_1 = 0.4 V$ | | | -1.6 | | | -1.6 | mA | | los | Short-circuit output o | urrent § | V <sub>CC</sub> = MAX | | -18 | | -57 | -18 | | -57 | mA | | ¹cc | Supply current | | V <sub>CC</sub> = MAX | | 1 | 60 | 90 | | 60 | 90 | mA | ### switching characteristics, $V_{CC}$ = 5 V, $T_{\Delta}$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |------------------|---------------------------------------------------------------|---------------------------------------------------|---------|-----|------| | tPLH | Propagation delay time, low-to-high-level output from enable | | 12 | 20 | ns | | tPHL. | Propagation delay time, high-to-low-level output from enable | | 11 | 20 | ns | | <sup>t</sup> PLH | Propagation delay time, low-to-high-level output from data | | 14 | 24 | ns | | tPHL. | Propagation delay time, high-to-low-level output from data | C <sub>L</sub> = 15 pF,<br>R <sub>L</sub> = 400 Ω | 11 | 20 | ns | | <sup>t</sup> PLH | Propagation delay time, low-to-high-level output from address | | 15 | 28 | ns | | tPHL. | Propagation delay time, high-to-low-level output from address | | 17 | 28 | ns | | tPHL | Propagation delay time, high-to-low-level output from clear | | 16 | 25 | ns | $<sup>^{\</sup>ddagger}$ All typical values are at VCC = 5 V, TA = 25°C. $^{\$}$ Not more than one output should be shorted at a time. - Field-Programmable Logic Array Organized 12-Inputs/50-Product Terms/6-Outputs - Programmable Options Include: - Active High or Low Inputs/Outputs - Input L Can Be Logic Input Or Dedicated As An Enable Input - Automatic Disabling If Product Term Is Not Used - Dedicated Enable and Automatic Disabling Facilities Expansion of Number of Inputs, Outputs, and Product Terms - Compact 20-Pin Package with Pin-Rows On 300-Mil Spacing - Fully Schottky Clamping for High-Performance: - 35 ns Typical Data Delay Time - 20 ns Typical Enable Time - Reliable Ti-W Fuse Links for Fast, Low-Voltage Programming - Choice of 3-State ('S330) or 2.5 kΩ Passive-Pullup ('S331) Outputs - 'S331 Drives Low-Threshold MOS Directly #### OUTPUTS 20 19 18 16 15 14 13 11 17 12 F 2 2 8 F1 INPLIES OUTPUTS positive logic: see description and function diagram J OR N PACKAGE (TOP VIEW) #### description These high-performance, Schottky-clamped 12-input, 6-output logic arrays can be field programmed to provide 50 product terms derived from the 12 inputs and sum the 50 products onto 6-output lines. They feature an input (L/EN) which can be dedicated during programming to serve as an output enable line making the FPLA expandable with respect to product terms. As the enable can be programmed active high or low, package selection can be implemented for two FPLA's with no external components. For every product term, 12 input variables can be programmed as high or low. Logic flexibility is further enhanced by the feature that the six outputs can be programmed individually to be active high or low. Unused product terms can be programmed to disable all outputs. The SN54S/74S330 is implemented with bus-driving 3-state outputs and can be connected directly to similar outputs in a bus-organized system. The SN54S/74S331 is implemented with a 2.5 k $\Omega$ passive pull-up resistor on each output meaning that: - The output can be combined with other similar or open-collector outputs to perform the logical wire-AND or a simple enable/disable function. - b. The outputs are also rated to source 250 μA of current at V<sub>OH</sub> = 3.7 V minimum for direct interface with low threshold logic families such as MOS. The Ti-W fuse links, also used in these FPLA's, feature the same low-voltage programming characteristics and proven reliability which Texas Instruments PROM's have demonstrated over a number of years. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) . | | | | <br> | <br> | | | 7 V | |---------------------------------------|-----------|---------|------|------|------|--|--|----------------| | Input voltage | | | | <br> | <br> | | | 5.5 V | | Off-state output voltage | | | | <br> | <br> | | | 5.5 V | | Operating free-air temperature range: | SN54S330, | SN54S33 | 11 . | <br> | <br> | | | -55°C to 125°C | | | SN74S330, | SN74S33 | 11 . | <br> | <br> | | | . 0°C to 70°C | | Storage temperature range | | | | | | | | _65°C to 150°C | NOTE 1: Voltage values are with respect to network ground terminal. #### recommended operating conditions | | | SN545 | SN54S330, SN54S331 | | | SN74S330, SN74S331 | | | |------------------------------------|-----------------------|-------------|--------------------|------|------|--------------------|-------|-------| | | | MIN NOM MAX | | | MIN | NOM | MAX | UNIT | | Supply voltage, VCC | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | the land of the land | 'S330 (T-S) | | | -2 | | | -6.5 | mA | | High-level output current, IOH | 'S331 (2.5 kΩ Pullup) | | | -0.5 | | | ~0.65 | 1 ''' | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | °C | #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST CO | NDITIONS† | MIN | TYP‡ | MAX | MIN | TYP | MAX | UNIT | |----------------|---------------------------------------------------------|-----------------------------------------|---------------------------------------------------|---------------------------------------------------|------|------|------------|------|-----|-------|------| | VIH | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.8 | | | 8.0 | V | | VI | Input clamp voltage | | VCC = MIN, | I <sub>I</sub> =18 mA | | | - 1.2 | | | -1.2 | V | | VOH | High-level output voltage | 'S330 | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V | IOH = MAX | 2.4 | 3.4 | | 2.4 | 3.1 | | V | | * O H | Thigh letter output tollage | ′S331 | VIL = 0.8 V | I <sub>OH</sub> = 250 μA | 3.7 | 4.3 | | 3.7 | 4.3 | | Ľ | | VOL | Low-level output voltage | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V | V <sub>IH</sub> = 2 V,<br>1 <sub>OL</sub> = 20 mA | | | 0.5 | | | 0.5 | v | | lozh<br>loff | Off-state output current,<br>high-level voltage applied | 'S330 | V <sub>CC</sub> = MAX | V <sub>O</sub> = 2.4 V | | | <b>5</b> 0 | | | 50 | μА | | lozL | Off-state output current, low-level voltage applied | 'S330 | V <sub>CC</sub> = MAX, | V <sub>O</sub> = 0.5 V | | | ~50 | | | -50 | μА | | t <sub>1</sub> | Input current at maximum input voltage | | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mA | | ЧН | High-level input current | | VCC = MAX, | V1 = 2.7 V | | | 50 | | | 50 | μА | | IIL | Low-level input current | *************************************** | V <sub>CC</sub> = MAX, | V1 = 0.5 V | | | -0.25 | | | -0.25 | mA | | 1 | Short-circuit output | 'S330 | V <sub>CC</sub> = MAX | | -30 | | -100 | -30 | | 100 | | | los | current* | <b>'</b> \$331 | V <sub>CC</sub> = 5 V | | -1.5 | | -2.9 | -1.5 | | -2.9 | mA | | 1 | Construences | 'S330 | V MAY | See Note 2 | | 110 | | | 110 | | | | ICC | Supply current | 'S331 | VCC = MAX, | See Note 2 | | 122 | | | 122 | | mA | <sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions #### switching characteristics, VCC = 5V, TA = 25°C | PARAMETER | FROM | то | TEST CONDITIONS | MIN TYP | MAX | UNIT | |------------------|-----------|------------|------------------------|---------|-----|------| | <sup>t</sup> PLH | | | | 35 | | ns | | <sup>t</sup> PHL | Any input | Any output | C <sub>L</sub> = 30 pF | 35 | | 113 | | †ZL | | | | 15 | | | | <sup>t</sup> ZH | Enable | Any output | | 15 | | ns | | tHZ | F | | 0 - 5 - 5 | 20 | | ns | | tLZ | Enable | Any output | C <sub>L</sub> = 5 pF | 20 | | | $<sup>^{\</sup>ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. \*Not more than one output of the 'S330 should be shorted at a time. <sup>\*</sup>Not more than one output of the 'S330 should be shorted at a time. NOTE 2: ICC is measured with all outputs open and all inputs grounded. #### functional block diagram $\begin{array}{lll} F_{||}^{-}\{(A+\overline{A})\cdot(B+\overline{B}),\ldots,(L+\overline{L})\} + \{(A+\overline{A})\cdot(B+\overline{B}),\ldots,(L+\overline{L})\} & \{(A+\overline{A})\cdot(B+\overline{A}),\ldots,(L+\overline{L})\} \{(A+\overline{A})\cdot(B+\overline{A})\} & + \{(A+\overline{A})\cdot(B+\overline{A}),\ldots,(L+\overline{L})\} & + \{(A+\overline{A})\cdot$ #### WHERE Fi = F0, F1, F2, F3, F4, or F5 (ABC.....L); = 12 PROGRAMMABLE INPUTS FOR EACH OF 50 PRODUCT TERMS #### expanding product term, inputs and outputs ### TEXAS INSTRUMENTS #### SCHOTTKY BIT-SLICE MICROCOMPUTER OCTOBER 1975 - Choice of 8 Latches or 8 D-Type Flip-Flops In a Single Package - 3-State Bus-Driving Outputs - Full Parallel-Access for Loading and Reloading - Buffered Control Inputs - Clock/Enable Input has Hysteresis to Improve Noise Rejection - P-N-P Inputs Reduce D-C Loading on Data Lines #### SN74S373 | OUTPUT | ENABLE<br>G | D | ОUТРUТ | |--------|-------------|---|----------------| | L | н | н | Н | | L | н | L | L | | L | L | X | Q <sub>0</sub> | | н | l x | X | Hi-Z | #### SN74S374 | OUTPUT<br>CONTROL | CLOCK | D | ОШТРИТ | |-------------------|-------|---|----------------| | L | 1 | H | н | | L | † | L | L | | L | L | × | α <sub>0</sub> | | н | × | X | Hi-Z | $Q_0 \equiv$ the level of Q before the indicated stead-state input conditions were established. H = high level L = low level Hi-Z ≅ high impedance X = irrelevant $\uparrow$ $\equiv$ transition from low to high level #### SN54S373 . . . J PACKAGE SN74S373 . . . J OR N PACKAGE (TOP VIEW) #### SN54S374 . . . J PACKAGE SN74S374 . . . J OR N PACKAGE (TOP VIEW) #### description These 8-bit registers feature totem-pole 3-state outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The high-impedance third state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing: Buffer Registers I/O Ports Bidirectional Bus Drivers Working Registers. The SN54S373 and SN74S373 are transparent D-type latches meaning that while the enable (G) is high the Q output will follow the data (D) input. When the enable is taken low the output will be latched at the data that was setup. TENTATIVE DATA SHEET This document provides tentative information TEXAS INSTRUMENTS †Integrated Schottky-Barrier diodeclamped transistor is patented by Texas Instruments. U. S. Patent Number 3,463,975. # TYPES SN54S373, SN54S374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS #### description (continued) The SN54S374 and SN74S374 are edge-triggered D-type flip-flops. On the positive transition of the clock the Q output will be set to the logic state that was setup at the D input. Schmitt-trigger buffered inputs at the enable ('S373) and clock ('S374) lines simplifies system design as a-c and d-c noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output control input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state (Hi-Z). In the Hi-Z state the outputs neither load nor drive the bus line significantly. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note 1) | | | <br> | <br> | | <br>7 V | |----------------------------------------------|---------|--------|------|------|--|--------------------| | Input voltage | | | <br> | <br> | | <br>5.5 V | | Off-state output voltage | | | | | | | | Operating free-air temperature range: SN54S | 373, SN | 54S374 | <br> | <br> | | <br>–55°C to 125°C | | SN745 | 373, SN | 74S374 | <br> | <br> | | <br>0°C to 70°C | | Storage temperature range | | | <br> | <br> | | <br>-65°C to 150°C | NOTE 1: Voltage values are with respect to network ground terminal, #### recommended operating conditions | | | SN54 | S373, SN5 | 45374 | SN74 | S373, SN7 | 45374 | J | |---------------------------------------------|--------------|------|-----------|-------|------|-----------------------|-------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output voltage, VOH | | | | 5.5 | | | 5.5 | V | | High-level output current, IOH | | | | 2 | | | 6.5 | mA | | Width of clock/enable pulse, t <sub>w</sub> | High | 6 | | | 6 | | | | | Width or crock enable purse, tw | Low | 7.3 | | | 7.3 | | | ns | | Data arriva view | 'S373 | 01 | | | 01 | | | | | Data setup time, t <sub>su</sub> | 'S374 | 5† | | | 51 | | | ns | | Data hald since a | 'S373 | 101 | | | 101 | | - | | | Data hold time, th | <b>'S374</b> | 2† | | | 2† | Market Market Control | | ns | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | С | <sup>14</sup> The arrow indicates the transition of the clock-enable input used for reference. 1 for the low-to-high transition, 4 for the high-to-low transition. # TYPES SN54S373, SN54S374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | TEST C | ONDITIONS <sup>†</sup> | MIN | TYP | MAX | UNIT | |------------------|---------------------------------------------------------|--------------|----------------------------------------------------|---------------------------------------------------|-----|-----|------|------| | VIH | High-level input voltage | | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.8 | V | | VIK | Input clamp voltage | | VCC = MIN, | I <sub>1</sub> = -18 mA | | | ~1.2 | V | | | | SN545' | VCC = MIN, | V <sub>IH</sub> = 2 V, | 2.4 | 3.4 | | Τ | | VOH | High-level output voltage | SN745' | $V_{1L} = 0.8 V$ | IOH = MAX | 2.4 | 3.1 | | 7 ~ | | VOL | Low-level output voltage | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>1H</sub> = 2 V,<br>I <sub>OL</sub> = 20 mA | | | 0.5 | V | | lоzн | Off-state output current,<br>high-level voltage applied | | V <sub>CC</sub> = MAX,<br>V <sub>O</sub> = 2.4 V | V <sub>IH</sub> = 2 V, | | | 50 | μА | | lozL | Off-state output current,<br>low-level voltage applied | | V <sub>CC</sub> = MAX,<br>V <sub>O</sub> = 0.5 V | V <sub>IH</sub> = 2 V, | | | -50 | μА | | l <sub>l</sub> | Input current at maximum | nput voltage | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 5.5 V | | | 1_ | mA | | ΊΗ | High-level input current | | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.7 V | | | 50 | μА | | I <sub>I</sub> L | Low-level input current | | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.5 V | | | -250 | μА | | los | Short-circuit output current | \$ | V <sub>CC</sub> = MAX | | -40 | | -100 | mA | | | C | | V - 110 V | <b>'\$373</b> | | 105 | 160 | | | cc | Supply current | | VCC = MAX | 'S374 | | 90 | 140 | mA. | $<sup>^{\</sup>dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ### switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C | PARAMETER | FROM | то | TEST CONDITIONS | | 1 | | UNIT | | | | |------------------|----------|----------|-------------------------------------------------------------|-----|-----|-----|------|-----|-----|------| | PARAMETER | (INPUT) | (OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | f <sub>max</sub> | | | | | | | 75 | 100 | | MHz | | <sup>†</sup> PLH | Data | Any Q | 7 | | 5 | 9 | 1 | | | | | †PHL | Data | Any C | C - 15 - F B - 290 O | | 9 | 13 | | | | ns | | | Clock or | Any Q | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 280 Ω,<br>See Note | | 7 | 14 | | 8 | 15 | Ī | | <sup>t</sup> PLH | enable | Any C | See Note | | 12 | 18 | | 11 | 17 | ns | | <sup>t</sup> ZH | Output | 1-0 | 1 | | 8 | 15 | | 8 | 15 | ⊢ ns | | †ZL | Control | Any Q | | | 11 | 18 | | 11 | 18 | | | <sup>t</sup> HZ | Output | | C <sub>L</sub> = 5 pF, R <sub>L</sub> = 280 Ω, | | 6 | 9 | | 5 | 9 | | | <sup>†</sup> LZ | Control | Any Q | See Note | | 8 | 12 | | 7 | 12 | ns | NOTE: f<sub>max</sub> is tested with all outputs loaded, See load circuits and waveforms on page S.87 of Supplement to The FTT Data Book for Design Engineers, CC416. $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 C. SNot more than one output should be shorted at a time and duration of the short-circuit test should not exceed one second, f<sub>max</sub> = maximum clock frequency tp\_H = propagation delay time, low-to-high level tpHL = propagation delay time, high-to-low level tzH = output enable time to high level tZH ≈ output enable time to high level tHZ = output disable time from high level tLZ = output disable time from low level # TYPES SN54S373, SN54S374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS OCTOBER 1975 - P-N-P Inputs and 3-State Outputs Maximize I/O and Data Bus Capabilities - Data Latch Transparency Permits Asynchronous or Latched Receiver Modes - Mode and Select Inputs Permit Storing With Outputs Enabled or Disabled - Strobe-Controlled Flag Flip-Flop Indicates Status or Interrupt - Asynchronous Clear Sets All Eight Data Lines Low and Initializes Status Flag - High-Level Output Voltage, Typically 4 V, **Drives Most MOS Functions Directly** - Direct Replacement for Intel 3212 or 8212 SN54S412 . . . J OR W PACKAGE SN74S412 . . . J OR N PACKAGE (TOP VIEW) #### description This high-performance eight-bit parallel expandable buffer register incorporates package and mode selection inputs and an edge-triggered status flip-flop designed specifically for implementing bus-organized input/output ports. The three-state data outputs can be connected to a common data bus and controlled from the appropriate select inputs to receive or transmit data. An integral status flip-flop provides package busy or request interrupt commands. The outputs, with a 4-volt typical high-level voltage, are compatible for driving low-threshold MOS directly. #### **DATA LATCHES** The eight data latches are fully transparent when the internal gate enable, G, input is high and the outputs are enabled (OE = H). Latch transparency is selected by the mode control (M), select ( $\overline{S}1$ and S2), and the strobe (STB) inputs and during transparency each data output (DO<sub>i</sub>) follows its respective data input (DI<sub>i</sub>). This mode of operation can be terminated by clearing, de-selecting, or holding the data latches. See data latches function table. #### MODE SELECTION An input mode or an output mode is selectable from this single input line. In the input mode, MD = L, the eight data latch inputs are enabled when the strobe is high regardless of device selection. If selected during an input mode, the outputs will follow the data inputs. When the strobe input is taken low the latches will store the most-recently setup data In the output mode, M = H, the output buffers are enabled regardless of any other control input. During the output mode the content of the register is under control of the select (\$\overline{51}\$ and \$S2) inputs. See data latches function table. #### STATUS FLIP-FLOP The status flip-flop provides a low-level output signal when: - the package is selected a. - a strobe input is received. This status signal can be used to indicate that the register is busy or to initiate an interrupt type command. #### TENTATIVE DATA SHEET product in any manner without notice. #### functional block diagram #### DATA LATCHES FUNCTION TABLE | FUNCTION | CLEAR | м | s1 | S2 | STB | DATA IN | DATA OUT | |-----------|-------|---|----|----|-----|---------|----------| | | L | н | н | X | × | × | L | | Clear | L | L | L | н | L | × | L | | | × | L | × | L | × | × | Z | | De-select | × | L | н | × | × | × | z | | | н | Н | Н | L | × | × | 00<br>00 | | Hold | н | L | L | н | L | × | 00 | | Data Bus | н | Н | L | Н | × | L | L | | Data Bus | н | н | L | н | × | н | н | | D-4- B | н | L | L | Н | Н | L | L | | Data Bus | н | L | L | н | н | н | н | #### STATUS FLIP-FLOP FUNCTION TABLE | CLEAR | Ī1 | S2 | STB | INT | |-------|----|----|-----|-----| | L | н | Х | × | н | | L | × | L | × | н | | н | × | × | ↓ | L | | н | L | н | × | L | H ≡ high level (steady state) L ≡ low level (steady state) X = irrelevant (any input, including transitions) Z ≡ high impedance (off) ↓ ≡ transition from low to high level ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) . | | | | | | | | | | | | | . 7 V | |---------------------------------------|----------|--|--|--|--|--|--|--|----|--|-----|------|---------| | Input voltage | | | | | | | | | | | | | 5.5 V | | Operating free-air temperature range: | SN54S412 | | | | | | | | ٠. | | -55 | °C t | o 125°C | | , , , | SN74S412 | | | | | | | | | | | o°c | to 70°C | | Charage temperature cange | | | | | | | | | | | -65 | °C t | o 150°C | NOTE 1: Voltage values are with respect to network ground terminal, #### recommended operating conditions | | | SN54S412 | SN74S412 | UNIT | |--------------------------------------------|------------------|----------------|-------------|------| | | | MIN NOM MAX | MIN NOM MAX | UNII | | Supply voltage, VCC | | 4.5 5 5.5 | 4.75 5 5.25 | V | | Pulse width, tw | STB or \$1 • \$2 | 25 | 25 | ns | | (see Figures 1, 2, and 4) | Clear low | 25 | 25 | "" | | Setup time, t <sub>SU</sub> (see Figure 3) | | 15↓ | 15↓ | ns | | Hold time, th (see Figures 1 and | 1 3) | 20↓ | 20↓ | ns | | Operating free-air temperature, | TA | <b>-55</b> 125 | 0 70 | °C | $<sup>\</sup>downarrow$ The arrow indicates that the falling edge of the clock pulse is used for reference. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | | 7507.00 | | S | N54S41 | 2 | S | N74S41 | 2 | UNIT | |-----------------|--------------------------------------------------------|-------------------|----------------------------------------------------|---------------------------------------------------|------|--------|-------|------|--------|-------------|------| | | PARAMETER | | IESTCO | NDITIONS† | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | VIH | High-level input voltage | | | | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | | | | 0.85 | | | 0.85 | V | | VIK | Input clamp voltage | | VCC = MIN; | I <sub>I</sub> = ~18 mA | | | -1.2 | | | -1.2 | V | | v <sub>он</sub> | High-level output voltage | | V <sub>CC</sub> = M1N,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -1 mA | 3.65 | 4 | | 3.65 | 4 | | v | | VOL | Low-level output voltage | | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V, | I <sub>OL</sub> = 15 mA | | | 0.45 | | | 0.45 | V | | | | | V <sub>IL</sub> = 0.8 V | I <sub>OL</sub> = 20 mA | | | 0.5 | | | 0.5 | • | | lozн | Off-state output current, | DO 1 thru | V <sub>CC</sub> = MAX, | V <sub>O</sub> = 2.4 V | | | 50 | | | 50 | μА | | | high-level voltage applied | DO 8 | | | | | | | | | | | lozL | Off-state output current,<br>low-level voltage applied | DO 1 thru<br>DO 8 | V <sub>CC</sub> = MAX, | V <sub>O</sub> ≈ 0.5 V | | | -50 | | | -50 | μА | | l <sub>1</sub> | Input current at maximum input voltage | | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mA | | ΊΗ | High-level input current | | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.25 V | | | 20 | | | 10 | μА | | | | \$1 | | | | | -1 | | | -1 | | | IIL. | Low-level input current | М | V <sub>CC</sub> = MAX, | V1 = 0.4 V | | | -0.75 | | | -0.75 | | | | | All others | ] . | | | | -0.25 | | | -0.25 | mA | | los | Short-circuit output current | § | V <sub>CC</sub> = MAX | | -20 | | 65 | -20 | | <b>-6</b> 5 | mA | | <sup>1</sup> CC | Supply current | | V <sub>CC</sub> = MAX, | see Note 2 | | 82 | | | 82 | 130 | mA | <sup>&</sup>lt;sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 2: $I_{CC}$ is measured with all outputs open, clear input at 4.5 V, and all other inputs grounded. ### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_{\Delta} = 25^{\circ} \text{C}$ | PARAMETER | FROM | TO | FIGURE | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------|---------------|--------|---------------------------------------|-----|-----|-----|------| | tPLH . | STB, S1, or S2 | Any | 1. | | | 18 | 27 | | | <sup>t</sup> PHL | | DO | 1- | 0 - 20 - 5 | | 15 | 25 | ns | | <sup>t</sup> PHL | CLR | Any DO | 2 | C <sub>L</sub> = 30 pF,<br>See Note 3 | | 18 | 27 | ns | | tPLH . | DI | DOi | 3 | See Note 3 | | 12 | 20 | | | <sup>t</sup> PHL | 5,, | | 3 | | | 10 | 20 | ns | | <sup>t</sup> PLH | \$1 or S2 | INT | 4 | C <sub>L</sub> = 30 pF, | | 12 | 20 | | | tPHL_ | STB | INT | 4 | See Note 4 | | 16 | 25 | ns | | tzHt | \$1, \$2, or M | Any DO | 5 | C <sub>L</sub> = 30 pF, | | 21 | 35 | | | <sup>t</sup> ZL | 31, 32, 61 111 | A, 50 | 3 | See Note 3 | | 25 | 40 | ns | | <sup>t</sup> HZ | \$1, \$2, or M | Any DO | 5 | C <sub>L</sub> = 5 pF, | | 9 | 20 | 1. | | <sup>†</sup> LZ | 51, 52, 01 W | ~ <b>,</b> DO | 3 | See Note 3 | | 12 | 20 | ns | tpLH ≅ propagation delay time, low-to-high-level output $<sup>^\</sup>dagger$ All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. $<sup>\</sup>S$ Not more than one output should be shorted at a time, TPHL ≅ propagation delay time, high-to-low-level output tZH ≅output enable time to high level tZL ≅output enable time to low level TLZ # output disable time from low level NOTES: 3. Three-state output load circuit is shown on page S-87 of the Supplement to the TTL Data Book for Design Engineers, CC-416. <sup>4.</sup> Bi-state totem-pole output load circuit is shown on page S-87 of the Supplement to the TTL Data Book for Design Engineers, CC-416. MARCH 1976 - . 4-Bit Slice is Cascadable to N-Bits - Designed Specifically for Microcontroller/ Next-Address Generator Functions - Increment/Decrement by One (Immediate or Direct Symbolic Addressing Modes) - Offset, Vector, or Branch (Indexed or Relative Addressing Modes) - Store Up to Four Returns or Links (Program Return Address from Subroutine) - Program Start or Initialize (Return to Zero or Clear Mode) - On-Chip Edge-Triggered Output Register (Provides Steady-State Micro-Address/ Instruction) - High-Density 20-Pin Dual-in-Line Package with 300-Mil Row Pin Spacing #### SN54S482 . . . J PACKAGE SN74S482 . . . J OR N PACKAGE (TOP VIEW) #### description The 'S482 is a high-performance Schottky TTL 4-bit-slice control element for use in any computer/control application requiring the coupling of high-performance bipolar speeds with the flexibility of microprogram control and bit-slice expandability. When used as a next-address generator, two 'S482 elements can address up to 256 words of microprogram; three elements can addresss up to 4096 words of microprogram; or a number of 'S482 elements can generate N words in multiples of four lines. Comprised of an output register, push-pop stack, and a full adder, the 'S482 provides the capability to implement multiway testing needed to generate or to determine and select the source of the next function of microprogram address. #### functional block diagram #### output register and source functions The 4-bit edge-triggered register provides a steady-state output throughout each system clock cycle. An asynchronous clear extends the multiway testing to directly implement system initialization at ROM address zero. Two source-select lines (S5, S6) provide the output register with access to either the current instruction (no change), an operand or address stored in the push-pop stack, the output of a four-function full adder, or a direct data-in address port. The sources and functions are summarized in Tables I and II. TABLE I. REGISTER SOURCE FUNCTIONS | SEL | ECT | REGISTER INPUT SOURCE | |-----|-----|-----------------------------| | S5 | S6 | REGISTER INFOT SOURCE | | L | L | DATA-IN PORT (Di) | | L | н | FULL ADDER OUTPUTS (Σi) | | н | L | PUSH-POP STACK OUTPUTS (Qi) | | н | н | REGISTER OUTPUTS (HOLD) | H - high level, L □ low level TABLE II. PUSH-POP STACK CONTROL AND REGISTER-SOURCE FUNCTIONS | ſ | | | | INF | UTS | | INTERNAL | OUTPUTS | |-----------|----|----|----|-----|-------|-------|-----------------------|---------| | | S3 | S4 | S5 | S6 | CLOCK | CLEAR | QiA | Fi | | HOLD | Х | Х | Х | Х | L | н | QiA0 | Fi0 | | CLEAR | х | Х | х | Х | × | L | QiA0 | L | | PUSH-POP | L | L | L | L | † | Н | QiA0* | Di | | | L | L | L | Н | 1 | н | QiA0* | Σi | | STACK | L | L | н | L | 1 | н | QiA0* | QiA0 | | "HOLD" | L | L | Н | н | 1 | н | QiA0* | Fi0 | | | L | н | L | L | 1 | н | Σi* | Di | | PUSH-POP | L | Н | L | Н | | Н | Σi* | Σi | | STACK 5 | L | Н | Н | L | 1 | н | Σi* | QiA0 | | "LOAD" | L | Н | н | Н | † | Н | Σi* | Fi0 | | Sugar Bon | н | L | L | L | ı | н | QiB0 <sup>†</sup> | Di | | PUSH-POP | н | L | L | Н | 1 | Н | QiB0 <sup>†</sup> | Σi | | STACK | Н | L | н | L | • | Н | QiB0 <sup>†</sup> | QiA0 | | "POP" | Н | L | Н | н | Ť | Н | QiB0 <sup>†</sup> | Fi0 | | | Н | н | L | L | Ť | н | $\Sigma i^{\ddagger}$ | Di | | PUSH-POP | Н | н | L | Н | 1 | н | Σί‡ | Σi | | STACK S | н | н | Н | L | Ť | Н | Σi‡ | QiA0 | | "PUSH" | Н | Н | н | н | † | н | Σi‡ | Fi0 | MSB LSB i ≡ 3, 2, 1, 0 Ai T Data inputs QiA $\equiv$ Push-pop stack word A output (internal). QiA0 $\equiv$ the level of Qi before the indicated inputs conditions were established. $\textbf{Fi} \triangleq \textbf{Device outputs}$ FiO = the level of Fi before the indicated input conditions were established. ∑i = Adder outputs (internal) \*QiB, QiC, QiD do not change <sup>†</sup>QiD0 → QiD, QiD0 → QiC, QiC0 + QiB, QiB0 → QiA ‡QiA0 → QiB, QiB0 → QiC, QiC0 → QiD #### push-pop stack control The 4-word push-pop stack can be used for nesting up to four levels of program or return (link) addresses. In the load mode, the first (top) word is filled with new data from the output of the full adder, and no push occurs meaning that previous data at that location is lost. However, all other word locations in the push-pop stack remain unchanged. In the push mode, the new word is again entered in the first (top) location; however, previous data residing in the top three words are pushed down one word location and retained at their new locations. The bottom word is written over and lost. In the pop mode, words in the push-pop stack move up one location on each clock transition. A unique function is provided by the bottom (fourth) register as its content is retained during the pop mode, and after 3 clock transitions, all words in the stack are filled with the operand/address that occupied the bottom register. The operand/address will remain available indefinitely if stack functions are limited to the pop or hold modes. The push-pop stack functions are shown in Tables II and III. TABLE III. PUSH-POP STACK FUNCTIONS | | FUNCTION | SE | L. | REG. | REG. | REG. | REG. | INPUT/ | |-------|----------|----|----|-------------------|-----------|-----------|-----------|---------| | | FUNCTION | S3 | S4 | D | С | В | A | OUTPUT | | BIT 0 | LOAD | L | н | QiD0 | QiCO | QiB0 | Σ: | Σi IN | | BIT 1 | PUSH | н | н | ←<br>QiC0 | ←<br>QiB0 | ←<br>QiA0 | +-<br>Σi | ΣίΙΝ | | BIT 2 | POP | н | L | <b>√</b> ∩ → QiD0 | →<br>Q:D0 | →<br>QiC0 | →<br>QiB0 | QiA OUT | | BIT 3 | HOLD | L | L | QiD0 | QiC0 | QiB0 | QiA0 | QiA OUT | µlink operations show previous data location after clock transition. #### full adder The four-function full adder is controllable from select inputs S1 and S2 to perform: A or B incrementation, or decrementation of B Unconditional jumps or relative offsets No change Return to zero or one Incrementation can be implemented by forcing a carry (high) into the ALU. In this mode either of the following options are possible: - Increment (A plus zero plus carry) - Increment B (zero plus B plus carry), or decrement B (all highs at A then A plus B with carry input low and disregard, don't use, carry out) - 3. Increment the jump or offset (A plus B plus carry) #### full adder (continued) - Start at zero or one and increment on each clock (select zero plus zero plus carry), then select zero plus B plus carry), or set register to N and decrement B (see 2 above). - No change (carry input is always active and removal of carry combined with either the ALU or register hold mode will retain the current address). Unconditional jumps can be implemented by applying and selecting the jump directly from the data inputs to the output register. Offset can be accomplished by summing the output register with the offset magnitude (A plus B) with carry low. The ALU functions are shown in Table IV. TABLE IV. ADDRESS CONTROL FUNCTIONS | INP | UTS | INTERNAL | |-----|-----|----------------------| | S1 | S2 | Σi | | H | н | 0 PLUS 0 PLUS C-in | | н | L | 0 PLUS Bi PLUS C-in | | L | Н | Ai PLUS 0 PLUS C-in | | L | L | Ai PLUS Bi PLUS C-in | #### compound generator functions As the function-select lines of the register sources, push-pop stack, and adder are independent, compound functions can be selected to occur on the next clock transition. Subroutine branches and returns can be simplified by saving the return or link addresses in the push-pop stack. This branch-and-save function can be accomplished on the same clock time as follows: | DATA-IN | ADDER | PUSH-POP STACK | REGISTER SOURCE | |----------------|----------------------|----------------|-----------------| | Branch address | Zero plus B plus one | Push | Data-in | | | (S1 = H, S2 = L) | (S3 = S4 = H) | (S5 = S6 = L) | Up to four branches can be made with the return stored in the 4-word push-pop stack. #### absolute maximum ratings over operating free-air temperature (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note 1) . | | | | | | | | | | | | . 7 V | |------------------------------------------------|----------|--|--|--|--|--|--|--|--|-----|--------|---------| | Input voltage | | | | | | | | | | | | 5.5 V | | Off-state output voltage | | | | | | | | | | | | 5.5 V | | Operating free-air temperature range: | SN54S482 | | | | | | | | | -55 | i°C tα | 125°C | | | SN74S482 | | | | | | | | | | 0, C | to 70°C | | Storage temperature range | | | | | | | | | | -65 | s°C to | 150°C | NOTE 1. All voltage values are with respect to network ground terminal. #### recommended operating conditions | | | S | N54S48 | 2 | S | N74S48 | 32 | | |---------------------------------------|----------------------|-----|--------|-----|------|--------|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | High-level output current, IOH | Carry output | | | -1 | | | -1 | | | Trigit-level butput current, IOH | Any Foutput | | | -2 | | | -2 | 1 mA | | Low-level output current, IOL | Carry output | | | 10 | | | 10 | Γ. | | Cow-level on that carrent, IOL | Any F output | | | 16 | | | 16 | mA | | | Data-in, S5, S6 | 01 | | | 01 | | | | | L | Data-in via adder | 201 | | | 151 | | | | | Setup time, t <sub>Su</sub> | S1, S2 | 401 | | | 301 | | | ns | | | S3, S4 | 201 | | | 151 | | | | | | Clear-inactive state | 01 | | | 01 | | | ] | | Pulse width, tw | Clock (high or low) | 50 | | | 30 | | | | | ruise width, tw | Clear (low) | 15 | | | 15 | | | ns | | Clock input rise time, t <sub>r</sub> | | 20 | | | 25 | | | ns | | | Data-in, S5, S6 | 301 | | | 25↑ | | | | | Hold time to | Data-in via adder | 151 | | | 101 | | | 1 | | Hold time, th | \$1, \$2 | 151 | | | 101 | | | ns | | | S3, S4 | 251 | | | 201 | | | 1 | | Operating free-air temperature, TA | | -55 | | 125 | 0 | 25 | 70 | °c | $<sup>\</sup>ensuremath{\uparrow}$ The arrow indicates that the rising edge of the clock pulse is used for reference, #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMET | E0 | TF.CT. C.O. | inizionet | 5 | N54S48 | 32 | 9 | T | | | |-----------------|------------------|--------------------------|----------------------------------------------------|-------------------------|-----|--------|------|-----|-----|------|------| | | FANAMET | EN | 1EST CON | IDITIONS† | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | $V_{1H}$ | High-level inpu | it voltage | | | 2 | | | 2 | | | V | | VIL | Low-level inpu | t voltage | | | | | 0.8 | | | 0.8 | V | | VIK | Input clamp vo | oltage | VCC = MIN, | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | Vон | High-level outp | out voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | | 2.5 | 3.4 | | 2.7 | 3.4 | | v | | VOL | Low-level outp | ut voltage | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | | | | 0.5 | | | 0.5 | v | | 11 | Input current a | it maximum input voltage | VCC = MAX, | V <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mA | | | | \$1, \$2, Cin | | | | | 50 | | | 50 | | | Чн | High-level | S3, S4, S5, S6, clock | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.7 V | | | 100 | | | 100 | 1 | | чн | input current | Clear | VCC - MAX, | V1 - 2.7 V | | | 250 | | | 250 | μΑ | | | | Any A | | | | | 150 | | | 150 | ] | | | | S1, S2 | | | | | -1 | | | -1 | | | | | C-in | | | | | -0.8 | | | -0.8 | ] | | 1 | Low-level | S3, S4 | V <sub>CC</sub> = MAX, | V 0 5 V | | | -1.2 | 1 | | -1.2 | 1 . | | HL | input current | Any A, S5, S6, CK | VCC - MAX, | VI = 0.5 V | | | -2 | | | -2 | mA | | | | Clear | | | | | -4 | | | -4 | 1 | | | | Clock | | | | | -2.8 | | | -2.8 | 1 | | los | Short-circuit ou | utput current§ | V <sub>CC</sub> = MAX | | -40 | | -110 | -40 | | -110 | mA | | <sup>1</sup> CC | Supply current | | V <sub>CC</sub> = MAX | | | 90 | 130 | | 90 | 140 | mA | <sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $<sup>^{\</sup>dagger}$ All typical values are at $V_{CC}$ = 5 V, $T_{A}$ = 25°C. <sup>§</sup>Not more than one output should be shorted at a time, switching characteristics over recommended operating ranges of $T_A$ and $V_{CC}$ (unless otherwise noted) | DA DAMETER | FROM | 70 | TEST COMPLETIONS | S | N54S48 | 32 | SI | V74S48 | 2 | LINUT | | | |------------------|----------|-----------|---------------------------------------|------------|-------------|-----------|-----|--------|-----|-------|----|----| | PARAMETER | FROM | то | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | | <sup>t</sup> PLH | CLOCK | DATA OUT | | | 12 | 30 | | 12 | 25 | | | | | tPHL | CEOCK | DATA OUT | | | 15 | 30 | | 15 | 25 | ns | | | | tPHL . | CLEAR | DATA OUT | C 15 pc | | 12 | 25 | | 12 | 20 | ns | | | | tPLH | CARRY IN | CARRY OUT | $C_L = 15 pF$ ,<br>$R_L = 280 \Omega$ | | 12 | 22 | | 12 | 18 | | | | | <sup>†</sup> PHL | CARRIIN | CARRIOUI | | H = 280 32 | 11 - 200 31 | 11 200 33 | | 10 | 22 | | 10 | 18 | | tPLH . | DATA IN | CARRY OUT | | | 17 | 30 | | 17 | 25 | | | | | †PHL | DATAIN | CARRIOUI | | | 12 | 30 | | 12 | 25 | ns | | | $<sup>\</sup>ddagger$ All typical values are at $V_{CC}$ = 5 V, $T_{A}$ = 25 $^{\circ}$ C. # TMS 1000 SERIES SUPPORT CIRCUIT ### TMS 1976 JL, NL CAPACITIVE-TOUCH-KEYBOARD-TO-MOS INTERFACE JANUARY 1976 - Variable Sensitivity to Capacitive Inputs - Nine Inputs for Capacitive-Key Interface - Designed for Multiplex Operation to Increase Key Count - Capacitive Inputs Prioritized and Encoded On-Chip - Direct Interface to CMOS and most PMOS Logic Devices - Single-Voltage Supply Operation - Open-Drain Outputs (Compatible with TMS 1000 Inputs) - PMOS Technology #### description The TMS 1976 JL, NL converts outputs of a capacitive-touch keyboard to signals compatible with the TMS 1000/1100 series microcomputers. Capacitive-touch keys are formed by placing two 18-PIN CERAMIC AND PLASTIC DUAL-IN-LINE PACKAGES (TOP VIEW) capacitors in series. These capacitive-touch keys are located in an array, which is scanned. Application of an AC grounded external capacitor, such as the human body, to the function of the two capacitors alters the net capacitive value of the key, which lowers the voltage on the capacitive-input lines. The TMS 1976 detects this voltage change and prioritizes and encodes it into a 4-bit binary word. The priority system prevents the generation of invalid encoder outputs if two or more keys are touched simultaneously. The TMS 1976 is offered in 18-pin dual-in-line ceramic (JL suffix) and plastic (NL suffix) packages designed for insertion in mounting-hole rows on 300-mil centers. The series is characterized for operation from 0°C to 70°C. #### operation #### capacitive inputs (C1 through C9) The capacitive-input section consists of three functional elements: input buffers, latches, and an encoder. The nine capacitive-input lines, C1 through C9, are inputs to nine identical buffers. The input buffers perform a dual function. First, the input line is biased through a very-low-current source to a high input level. Second, the buffer is designed to detect negative transitions from the bias point. An externally generated reference voltage applied to the VREF pin is supplied to the input buffers. C-input levels are compared to this reference voltage. Input buffers supply set commands to nine identical latches. An input level on a C line 0.5 volt more negative than the reference voltage is detected and the buffer sets the corresponding latch to a logic low. Outputs from the latched inputs are supplied to the encoder. The encoder performs two functions. First, it prioritizes the inputs assigning highest priority to the C1 line and lowest priority to the C9 line. Second, it encodes the touched input having the highest priority input on to four output lines, according to the code defined in Table 1. #### operation (continued) TABLE 1 | ISR INPUT | DETECTED INPUT | | OUTF | UTS | | |-----------|----------------|----|------|-----|----| | ISK INPUT | DETECTED INPUT | Y4 | Y3 | Y2 | Y1 | | L | C1 | L | L | L | Н | | L | C2 | L | L | н | L | | L | C3 | L | L | н | н | | L | C4 | L | н | L | Ł | | L | C5 | L | н | L | н | | L | C6 | L | н | н | L | | L | C7 | L | н | Н | н | | L | C8 | н | L | L | L | | L | C9 | н | L | L | н | | L | NO KEY | L | L | L | L | | L | RESET | L | L | L | L | #### fixed input (F) The F input is similar to a TMS 1000 input in that it can be used with a standard mechanical key or logic-voltage-level input. The F input structure consists of only a buffer to match the voltage range of the F input to levels compatible with TMS 1000 type inputs. The F-input data will appear unchanged on output Y1 as seen in Table 2. TABLE 2 | INPL | JTS | | OUT | PUTS | | |------|-----|----|-----|------|----| | ISR | F | Y4 | Υ3 | Y2 | Y1 | | н | L | L | L | L | L | | н | н | L | L | Ŀ | н | #### input select and reset control (ISR) The ISR control line selects either the capacitive inputs (C1 through C9) or the fixed input (F). A high level on ISR will select the F input. A low level or floating condition on ISR will cause the C inputs to be selected. ISR also resets the capacitive-input latches in preparation for the next keyboard-scan pulse. A high level on ISR will unconditionally reset these latches and maintain a reset condition until returned to a low level. All reset latches will generate the same output as if no keys were pressed. Automatic reset of the capacitive latches can be performed by alternate scanning by a TMS 1000. Odd scans can address the keys while even scans can reset the latches. #### voltage reference (VRFF) The voltage level at $V_{REF}$ sets the input compare levels for the capacitive inputs. Thus to operate as a capacitive-touch circuit $V_{REF}$ must always be applied. To detect a high level, the voltage on the capacitive-input line must be more positive than $V_{REF} + 0.3$ volts. To detect a low level, the voltage on the capacitive-input line must be more negative than $V_{REF} - 0.5$ volts. #### outputs (Y1 through Y4) The open-drain outputs are compatible with TMS 1000 type inputs, ISR controls the output multiplexer, which directs either the fixed input or the encoded capacitive inputs to the output buffer. #### functional block diagram #### typical keyboard interface In a typical operation it is recommended that a buffer circuit be used to drive (scan) the capacitive keys. Application of a scan pulse when no key is touched generates transitions that are at least 0.5 volt more negative than the reference voltage causing all the latches to be set. Key touches will cause one or more of the latches to remain reset at a logic low, since the transition when a key is touched is more positive than the reference voltage. For multiplex operation the ratio of load-side stray capacitive to scanned-key capacitive is high, resulting in a low coupling ratio of output-to-input voltage. In order to make level detection as reliable as possible, the key-drive voltage should be large. Voltages in the —30- to —60-volt range are recommended. The voltage required is a function of key capacitance and number of keys scanned. The V<sub>REF</sub> signal can be adjusted accordingly to detect the key pushes. The type of buffer/driver used depends on the switching characteristics of the scan signal. (Note that the input buffers are designed to detect negative transitions.) If the scan signal normally makes a positive transition to scan, then an inverting buffer should be used. A normally negative transition to scan requires a non-inverting buffer. The negative transition time will affect the voltage supplied to the capacitive inputs and, hence, the required drive voltage and the required reference voltage needed to detect the key touch. Fall times in the 500-ns range are sufficient. #### typical keyboard interface (continued) The stray capacitance on the input lines should be kept at a minimum and should not differ from one C-input line to another. Stray capacitance lowers the input level voltage, which increases the voltage required to drive the keyboard for accurate key detection. Coupling from adjacent lines must be minimized. PC board leakage on the input lines is critical and must be kept under 1 microampere at -1 volt. PC boards should be constructed so that contamination buildup during operation will not increase leakage beyond this limit. Because of the common reference voltage used to sense key touches, the total capacitance on each of the input lines should be the same. In the case where the keyboard is an unbalanced array, that is, where there are a different number of keys on each input line, extra capacitors should be added to replace the missing keys. Figure 1 represents an example of an unbalanced array. Note that three key locations are unoccupied: crosspoints of C7-S5, C8-S3, and C8-S5. In order to assure the same relative input levels on all C input lines, external capacitors equal in value to the capacitance of one untouched key should be added to the C7 input while capacitors equal to two capacitive keys should be connected to the C8 input. These added capacitors must be scanned by the appropriate scan pulse. Unused C input lines must each be tied to VDD through a resistor of approximately 100 kilohm. Blank-key positions should always be positioned on the input line in the array of lowest priority as shown in Figure 1. Since a no-key position gives the indication that a key has been touched, any keys on the same scan line as the blank key but of lower priority will never be seen on the outputs. An alternative to this is to generate a dummy key. This can be accomplished by scanning a fixed capacitor tied to the input line and equal in magnitude to one untouched key. The scan line to be used is the same line used in the blank position. <sup>\*</sup>Under some conditions, if the scanning voltages are large and software is programmed to recognize blank-key spots, the external balancing capacitors can be omitted and replaced by resistors. However, it is recommended that they be included in all applications. #### FIGURE 1 - CAPACITIVE KEYBOARD CROSSPOINTS Figure 2 shows a possible system configuration using the TMS 1976 and one of the TMS 1000 series microcomputers. The capacitive inputs (C1 through C9) run directly from the capacitive-touch keyboard to the TMS 1976. The scan lines on this keyboard are activated by TMS 1000 R outputs through inverting drivers to provide correct polarity and #### typical keyboard interface (continued) sufficient drive voltage. Notice that the same R outputs used to scan the keyboard can also be used to scan the display. A 50- Hz source feeds the fixed input (F) to provide timing information for functions such as a clock or elapsed time indicator. No interface is required between the Y outputs of the TMS 1976 and the K inputs of the TMS 1000. The display is driven through a BCD-to-7-segment decoder thus making three O outputs available for additional control and indicator functions (such as the alarm output shown). Also note that since the ISR control directs F to only the Y1 output, additional functions can be wire-ORed to output lines Y2, Y3, Y4, and scanned by appropriate R lines during ISR high. FIGURE 2 - TYPICAL SYSTEM CONFIGURATION #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Voltage applied to any device terminal (s | ee | No: | te 1 | ) | | | | | | | | -20 V to 0.3 V | |----------------------------------------------|----|-----|------|---|--|--|--|--|--|--|--|----------------| | Supply voltage, V <sub>DD</sub> (see Note 1) | | | | | | | | | | | | -20 V to 0.3 V | | Reference voltage, VREF (see Note 1) | | | | | | | | | | | | -20 V to 0.3 V | | Input voltage (any input) (see Note 1) | | | | | | | | | | | | -20 V to 0.3 V | | Operating free-air temperature range | | | | | | | | | | | | . 0°C to 70°C | | Storage temperature range | | | | | | | | | | | | −55°C to 150°C | NOTE 1. Voltage values are with respect to VSS (substrate). #### recommended operating conditions | | MIN | NOM | MAX | UNIT | |-------------------------------------------------------|-----------|------|--------------------|------| | Supply voltage, VDD | 13 | -15 | -17.5 | V | | Supply voltage, VSS | | 0 | | V | | Reference voltage, VREF | -3.5 | | V <sub>DD</sub> +5 | V | | High-level fixed input voltage, VIH (see Note 2) | -1.3 | -0.8 | | V | | High-level capacitive input voltage, VIH (see Note 2) | VREF +0.3 | | | V | | Low-level fixed input voltage, VIL (see Note 2) | | | -4.5 | V | | Low-level capacitive input voltage, VIL (see Note 2) | | ٧۶ | EF -0.5 | V | | External leakage current on C inputs | | | 1 | μА | | ISR pulse width (to reset C latches), tw(ISR) | 6 | | | μs | | Scan pulse width, tw(S) | 12 | | | μs | | Rise time, t <sub>r</sub> | | 400 | 1000 | μs | | Fall time, tf | | 400 | 1000 | μs | | Delay time, ISR to scan, td(ISR,S) | 2 | | | μs | | Operating free-air temperature, TA | 0 | | 70 | С | #### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------------------|---------------------------------|-----|-----|------|------| | VOH | High-level output voltage (see Note 2) | I <sub>OH</sub> = - 1 mA | -1 | | | V | | 11(F) | F input current | V <sub>1</sub> = 0 V | 50 | 200 | 500 | μА | | 1OL | Low-level output current | VOL VDD | | | -100 | μΑ | | IDD(av) | Average supply current from V <sub>DD</sub> | All outputs open | | -1 | | mA | | PD(av) | Average power dissipation | All outputs open | | 15 | | mW | | C <sub>i(C)</sub> | Small-signal input capacitance, C input | V <sub>I</sub> = 0 V, f ≈ 1 kHz | | 10 | | pF | | Ci(F) | Small-signal input capacitance, F input | V <sub>1</sub> = 0 V, f = 1 kHz | | 10 | | pF | | '(C) | Input resistance, C input | V <sub>I</sub> = -1 V | | 1.5 | | мΩ | $<sup>^\</sup>dagger$ All typical values are at T $_A$ = 25 °C and nominal supply voltages. ### switching characteristics over full range of recommended operating conditions | | PARAMETER | MIN | MAX | UNIT | |--------|-------------------------------------|-----|-----|------| | tPD(C) | Propagation delay time from C input | | 2 | μs | | tPD(F) | Propagation delay time from F input | | 4 | μs | NOTE 2. The algebraic convention where the most negative limit is designated as minimum is used in this specification for logic voltage levels only. <sup>&</sup>quot;Stresses beyond those listed under "'Absolute Maximum' Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. NOTE: Timing points are 90% (high) and 10% (low) # TMS 5501 MULTIFUNCTION INPUT/OUTPUT CONTROLLER #### 1. INTRODUCTION #### 1.1 DESCRIPTION The TMS 5501 is a multifunction input/output circuit for use with T1's TMS 8080 CPU. It is fabricated with the same N-channel silicon-gate process as the TMS 8080 and has compatible timing, signal levels, and power supply requirements. The TMS 5501 provides a TMS 8080 microprocessor system with an asynchronous communications interface, data I/O buffers, interrupt control logic, and interval timers. FIGURE 1-TMS 5501 BLOCK DIAGRAM The I/O section of the TMS 5501 contains an eight-bit parallel input port and a separate eight-bit parallel output port with storage register. Five programmable interval timers provide time intervals from $64 \mu s$ to 16.32 ms. The interrupt system allows the processor to effectively communicate with the interval timers, external signals, and the communications interface by providing TMS 8080-compatible interrupt logic with masking capability. Data transfers between the TMS 5501 and the CPU are carried by the data bus and controlled by the interrupt, chip enable, sync, and address lines. The TMS 8080 uses four of its memory-address lines to select one of 14 commands to which the TMS 5501 will respond. These commands allow the CPU to: - ··· read the receiver buffer - ·-- read the input port - ··· read the interrupt address - ···· read TMS 5501 status - --- issue discrete commands - --- load baud rate register --- load the transmitter buffer - --- load the transmitter burn - --- load the output port - ···· load the mask register - ···· load an interval timer # TMS 5501 MULTIFUNCTION INPUT/OUTPUT CONTROLLER The commands are generated by executing memory referencing instructions such as MOV (register to memory) with the memory address being the TMS 5501 command. This provides a high degree of flexibility for I/O operations by letting the systems programmer use a variety of instructions. #### 1.2 SUMMARY OF OPERATION #### Addressing the TMS 5501 A convenient method for addressing the TMS 5501 is to tie the chip enable input to the highest order address line of the CPU's 16-bit address bus and the four TMS 5501 address inputs to the four lowest order bits of the bus. This, of course, limits the system to 32,768 words of memory but in many applications the full 65,536 word memory addressing capability of the TMS 8080 is not required. #### Communications Functions The communications section of the TMS 5501 is an asynchronous transmitter and receiver for serial communications and provides the following functions: Programmable baud rate - A CPU command selects a baud rate of 110, 150, 300, 1200, 2400, 4800, or 9600 baud. Incoming character detection — The receiver detects the start and stop bits of an incoming character and places the character in the receive buffer. Character transmission – The transmitter generates start and stop bits for a character received from the CPU and shifts it out. Status and command signals — Via the data bus, the TMS 5501 signals the status of: framing error and overrun error flags; data in the receiver and transmitter buffers; start and data bit detectors; and end-of-transmission (break) signals from external equipment. It also issues break signals to external equipment. #### Data Interface The TMS 5501 moves data between the CPU and external devices through its internal data bus, input port, and output port. When data is present on the bus that is to be sent to an external device, a Load Output Port (LOP) command from the CPU puts the data on the $\overline{\text{XO}}$ pins of the TMS 5501 by latching it in the output port. The data remains in the port until another LOP command is received. When the CPU requires data that is present on the External Input (XI) lines, it issues a command that gates the data onto the internal data bus of the TMS 5501 and consequently onto the CPU's data bus at the correct time during the CPU cycles. #### Interval Timers To start a countdown by any of the five interval timers, the program selects the particular timer by an address to the TMS 5501 and loads the required interval into the timer via the data bus. Loading the timer activates it and it counts down in increments of 64 microseconds. The 8-bit counters provide intervals that vary in duration from 64 to 16,320 microseconds. Much longer intervals can be generated by cascading the timers through software. When a timer reaches zero, it generates an interrupt that typically will be used to point to a subroutine that performs a servicing function such as polling a peripheral or scanning a keyboard. Loading an interval value of zero causes an immediate interrupt. A new value loaded while the interval timer is counting overrides the previous value and the interval timer starts counting down the new interval. When an interval timer reaches zero it remains inactive until a new interval is loaded. ### TMS 5501 MULTIFUNCTION INPUT/OUTPUT CONTROLLER #### Servicing Interrupts The TMS 5501 provides a TMS 8080 system with several interrupt control functions by receiving external interrupt signals, generating interrupt signals, masking out undersired interrupts, establishing the priority of interrupts, and generating RST instructions for the TMS 8080. An external interrupt is received on pin 22, SENS. An additional external interrupt can be received on pin 32, X17, if selected by a discrete command from the TMS 8080 (See Figure 4). The TMS 5501 generates an interrupt when any of the five interval timers count to zero. Interrupts are also generated when the receiver buffer is loaded and when the transmitter buffer is empty. When an interrupt signal is received by the interrupt register from a particular source, a corresponding bit is set and gated to the mask register. A pattern will have previously been set in the mask register by a load-mask-register command from the TMS 8080. This pattern determines which interrupts will pass through to the priority logic. The priority logic allows an interrupt to generate an RST instruction to the TMS 8080 only if there is no higher priority interrupt that has not been accepted by the TMS 8080. The TMS 5501 prioritizes interrupts in the order shown below: > - Interval Timer #1 1st Interval Timer #2 2nd -External Sensor 3rd - 4th - Interval Timer #3 5th - Receiver Buffer Loaded 6th - Transmitter Buffer Emptied 7th - Interval Timer #4 8th - Interval Timer #5 or an External Input (XI 7) The highest priority interrupt passes through to the interrupt address logic, which generates the RST instruction to be read by the TMS 8080. See Table 3 for relationship of interrupt sources to RST instructions and Figures 6 and 8 for timing relationships. The TMS 5501 provides two methods of servicing interrupts; an interrupt-driven system or a polled-interrupt system. In an interrupt-driven system, the INT signal of the TMS 5501 is tied to the INT input of the TMS 8080. The sequence of events will be: (1) The TMS 5501 receives (or generates) an interrupt signal and readies the appropriate RST instruction, (2) The TMS 5501 INT output, tied to the TMS 8080 INT input, goes high signaling the TMS 8080 that an interrupt has occured. (3) If the TMS 8080 is enabled to accept interrupts, it sets the INTA (interrupt acknowledge) status bit high at SYNC time of the next machine cycle. (4) If the TMS 5501 has previously received an interruptacknowledge-enable command from the CPU (see Bit 3, Paragraph 2.2.5), the RST instruction is transferred to the data bus In a polled-interrupt system, INT is not used and the sequence of events will be: (1) The TMS 5501 receives (or generates) an interrupt and readies the RST instruction. (2) The TMS 5501 interrupt-pending status bit (see Bit 5, Paragraph 2.2.4) is set high (the interrupt-pending status bit and the INT output go high simultaneously). (3) At the prescribed time, the TMS 8080 polls the TMS 5501 to see if an interrupt has occurred by issuing a read-TMS 5501-status command and reading the interrupt-pending bit. (4) If the bit is high, the TMS 8080 will then issue a read-interrupt-address command, which causes the TMS 5501 to transfer the RST instruction to the data bus as data for the instruction being executed by the TMS 8080. #### 1.3 APPLICATIONS #### Communications Terminals The functions of the TMS 5501 make it particularly useful in TMS 8080-based communications terminals and generally applicable in systems requiring periodic or random servicing of interrupts, generation of control signals to external devices, buffering of data, and transmission and reception of asynchronous serial data. As an example, a system configuration such as shown in Figure 2 can function as the controller for a terminal that governs employee entrance into a plant or security areas within a plant. Each terminal is identified by a central computer through ID switches. The central system supplies each terminal's RAM with up to 16 employee access categories applicable to that terminal. These categories are compared with an employee's badge character when he inserts his badge into the badge sensor. If a # TMS 5501 MULTIFUNCTION INPUT/OUTPUT CONTROLLER TEXAS INSTRUMENTS # TMS 5501 MULTIFUNCTION INPUT/OUTPUT CONTROLLER match is not found, a reject light will be activated. If a match is found, the terminal will transmit the employee's badge number and access category to the central system, and a door unlock solenoid will be activated for 4 seconds. The central computer then may take the transmitted information and record it along with time and date of access. The TMS 4700 is a 1024 x 8 ROM that contains the system program, and the TMS 4036 is a 64 x 8 RAM that serves as the stack for the TMS 8080 and storage for the access category information. TTL circuits control chip-enable information carried by the address bus. Signals from the CPU gate the address bits from the ROM, the RAM, or the TMS 5501 onto the data bus at the correct time in the CPU cycle. The clock generator consists of four TTL circuits along with a crystal, needed to maintain accurate serial data assembly and disassembly with the central computer. The TMS 5501 handles the asynchronous serial communication between the TMS 8080 and the central system and gates data from the badge reader onto the data bus. It also gates control and status data from the TMS 8080 to the door lock and badge reader and controls the time that the door lock remains open. The TMS 5501 signals the TMS 8080 when the badge reader or the communication lines need service. The functions that the TMS 5501 is to perform are selected by an address from the TMS 8080 with the highest order address line tied to the TMS 5501 chip enable input and the four lowest order lines tied to the address inputs. #### 2. OPERATIONAL AND FUNCTIONAL DESCRIPTION This detailed description of the TMS 5501 consists of: INTERFACE SIGNALS - a definition of each of the circuit's external connections COMMANDS – the address required to select each of the TMS 5501 commands and a description of the response to the command. #### 2.1 INTERFACE SIGNALS The TMS 5501 communicates with the TMS 8080 via four address lines: a chip enable line, an eight-bit bidirectional data bus, an interrupt line, and a sync line. It communicates with system components other than the CPU via eight external inputs, eight external outputs, a serial receiver input, a serial transmitter output, and an external sensor input. Table 1 defines the TMS 5501 pin assignments and describes the function of each pin. TABLE 1 TMS 5501 PIN ASSIGNMENTS AND FUNCTIONS | SIGNATURE | PIN | DESCRIPTION<br>INPUTS | |-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CE | 18 | Chip enable—When CE is low, the TMS 5501 address decoding is inhibited, which prevents execution of any of the TMS 5501 commands. | | A3 | 17 | Address bus—A3 through A0 are the lines that are addressed by the TMS 8080 to select a particular | | A2 | 16 | TMS 5501 function. | | A1 | 15 | | | A0 | 14 | | | SYNC | 19 | Synchronizing signal—The SYNC signal is issued by the TMS 8080 and indicates the beginning of a machine cycle and availability of machine status. When the SYNC signal is active (high), the TMS 5501 will monitor the data bus bits DO (interrupt acknowledge) and D1 ( $\overline{WO}$ , data output function). | | RCV | 5 | Receiver serial data input line $-\overline{\text{RCV}}$ must be held in the inactive (high) state when not receiving data. A transition from high to low will activate the receive circuitry. | ### TABLE 1 (continued) TMS 5501 PIN ASSIGNMENTS AND FUNCTIONS | SIGNATURE | PIN | DESCRIPTION<br>INPUTS | |------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XI 0 | 39 | External inputs—These eight external inputs are gated to the data bus when the read-external-inputs | | XI 1 | 38 | function is addressed. External input n is gated to data bus bit n without conversion. | | X1 2 | 37 | | | XI 3 | 36 | | | XI 4 | 35 | | | XI 5 | 34 | | | XI 6 | 33 | | | XI 7 | 32 | | | SENS | 22 | External interrupt sensing — A transition from low to high at SENS sets a bit in the interrupt register, which, if enabled, generates an interrupt to the TMS 8080. | | | | OUTPUTS | | XO 0 | 24 | External outputs-These eight external outputs are driven by the complement of the output | | XO 1 | 25 | register; i.e., if output register bit n is loaded with a high (low) from data bus bit n by a load- | | XO 2 | 26 | output register command, the external output n will be a low (high). The external outputs change | | <u> XO</u> 3 | 27 | only when a load-output-register function is addressed. | | <u>XO</u> 4 | 28 | | | XO 5 | 29 | | | XO 6 | 30 | | | <b>₹ठ</b> ७ | 31 | | | XMT | 40 | Transmitter serial data output line—This line remains high when the TMS 5501 is not transmitting. | | | | DATA BUS INPUT/OUTPUT | | D0 | 13 | Data bus - Data transfers between the TMS 5501 and the TMS 8080 are made via the 8-bit | | D1 | 12 | bidirectional data bus. D0 is the LSB. D7 is the MSB. | | D2 | 11 | | | D3 | 10 | | | D4 | 9 | | | D5 | 8 | | | D6 | 7 | | | D7 | 6 | | | INT | 23 | Interrupt—When active (high), the INT output indicates that at least one of the interrupt conditions has occurred and that its corresponding mask-register bit is set. | | | | POWER AND CLOCKS | | VSS | 4 | Ground reference | | V <sub>SS</sub><br>V <sub>BB</sub> | 1 | Supply voltage (-5 V nominal) | | ACC<br>ARR | 2 | Supply voltage (5 V nominal) | | VDD | 3 | Supply voltage (12 V nominal) | | φ1 | 20 | Phase 1 clock | | φ2 | 21 | Phase 2 clock | ### 2.2 TMS 5501 COMMANDS The TMS 5501 operates as memory device for the TMS 8080. Functions are initiated via the TMS 8080 address bus and the TMS 5501 address inputs. Address decoding to determine the command function being issued is defined in Table 2. TABLE 2 COMMAND ADDRESS DECODING | | | | | When Chip Enable Is High | , | | |----|----|----|----|--------------------------|----------------------|-----------| | A3 | A2 | A1 | A0 | COMMAND | FUNCTION | PARAGRAPH | | L | L | L | L | Read receiver buffer | RBn → Dn | 2.2.1 | | L | L | L | Н | Read external inputs | XIn → Dn | 2.2.2 | | L | L | Н | L | Read interrupt address | RST → Dn | 2.2.3 | | L | L | Н | Н | Read TMS 5501 status | (Status) → Dn | 2.2.4 | | L | н | L | L | Issue discrete commands | See Figure 4 | 2.2.5 | | L | Н | L | Н | Load rate register | See Figure 4 | 2.2.6 | | L | н | Н | L | Load transmitter buffer | $Dn \rightarrow TBn$ | 2.2.7 | | L | н | Н | Н | Load output port | Dn → XŌn | 2.2.8 | | Н | L | L | L | Load mask register | $Dn \rightarrow MRn$ | 2.2.9 | | Н | L | L | Н | Load interval timer 1 | Dn → Timer 1 | 2.2.10 | | н | L | Н | L | Load interval timer 2 | Dn → Timer 2 | 2.2.10 | | н | L | Н | Н | Load interval timer 3 | Dn → Timer 3 | 2.2.10 | | Н | н | L | L | Load interval timer 4 | Dn → Timer 4 | 2.2.10 | | Н | Н | L | н | Load interval timer 5 | Dn → Timer 5 | 2.2.10 | | н | Н | Н | Ł | No function | | | | Н | н | Н | Н | No function | | | RBn Receiver buffer bit n non necessor points out of the major XOn Output register bit n MRn Mask register bit n TABLE 3 RST INSTRUCTIONS | | | DA | TA | BUS | BI. | INTERRUPT CAUSED BY | | | | | | | |---|---|----|----|-----|-----|---------------------|---|-------------------------|--|--|--|--| | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | INTERROFT CAUSED BY | | | | | | Н | Н | Н | L | L | L | Н | Н | Interval Timer 1 | | | | | | Н | Н | Н | Н | L | L | Н | Н | Interval Timer 2 | | | | | | Н | Н | Н | L | Н | L | Н | Н | External Sensor | | | | | | Н | Н | Н | Н | Н | L | Н | Н | Interval Timer 3 | | | | | | Н | Н | Н | L | L | Н | Н | Н | Receiver Buffer | | | | | | Н | Н | Н | Н | L | Н | Н | Н | Transmitter Buffer | | | | | | Н | Н | Н | L | Н | Н | Н | Н | Interval Timer 4 | | | | | | н | Н | Н | Н | н | Н | н | Н | Interval Timer 5 or X17 | | | | | The following paragraphs define the functions of the TMS 5501 commands. ### 2.2.1 Read receiver buffer Addressing the read-receiver-buffer function causes the receiver buffer contents to be transferred to the TMS 8080 and clears the receiver-buffer-loaded flag. ### 2.2.2 Read external input lines Addressing the read-external-inputs function transfers the states of the eight external input lines to the TMS 8080. ### 2.2.3 Read interrupt address Addressing the read interrupt address function transfers the current highest priority interrupt address onto the data bus as read data. After the read operation is completed, the corresponding bit in the interrupt register is reset. If the read-interrupt-address function is addressed when there is no interrupt pending, a false interrupt address will, be read. TMS 5501 status function should be addressed in order to determine whether or not an interrupt condition is pending. ### 2.2.4 Read TMS 5501 status Addressing the read-TMS 5501-status function gates the various status conditions of the TMS 5501 onto the data bus. The status conditions, available as indicated in Figure 3, are described in the following paragraphs. | BIT: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|--------|--------|---------|--------|--------|--------|---------|-------|---| | | START | FULL | INTRPT | XMIT | RCV | SERIAL | OVERRUN | FRAME | ı | | | BIT | BIT | PENDING | BUFFER | BUFFER | RCVD | ERROR | ERROR | i | | | DETECT | DETECT | | EMPTY | LOADED | | | | i | FIGURE 3-DATA BUS ASSIGNMENTS FOR TMS 5501 STATUS ### Bit 0, framing error A high in bit 0 indicates that a framing error was detected on the last character received (either one or both stop bits were in error). The framing error flag is updated at the end of each character. Bit 0 of the TMS 5501 status will remain high until the next valid character is received. ### Bit 1, overrun error A high in bit 1 indicates that a new character was loaded into the receiver buffer before a previous character was read out. The overrun error flag is cleared each time the read-I/O-status function is addressed or a reset command is issued. ### Bit 2, serial received data Bit 2 monitors the receiver serial data input line. This line is provided as a status input for use in detecting a break and for test purposes. Bit 2 is normally high when no data is being received. ### Bit 3, receiver buffer loaded A high in bit 3 indiciates that the receiver buffer is loaded with a new character. The receiver-buffer-loaded flag remains high until the read-receiver-buffer function is addressed (at which time the flag is cleared). The reset function also clears this flag. ### Bit 4, transmitter buffer empty A high in bit 4 indicates that the transmitter buffer register is empty and ready to accept a character. Note, however, that the serial transmitter register may be in the process of shifting out a character. The reset function sets the transmitter-buffer-empty flag high. ### Bit 5, interrupt pending A high in bit 5 indicates that one or more of the interrupt conditions has occured and the corresponding interrupt is enabled. This bit is the status of the interrupt signal INT. ### Bit 6, full bit detected A high in bit 6 indicates that the first data bit of a receive-data character has been detected. This bit remains high until the entire character has been received or until a reset is issued and is provided for test purposes. ### Bit 7, start bit detected A high in bit 7 indicates that the start bit of an incoming data character has been detected. This bit remains high until the entire character has been received or until a reset is issued and is provided for test purposes. ### 2.2.5 Issue discrete commands Addressing the discrete command function causes the TMS 5501 to interpret the data bus information according to the following descriptions. See Figure 4 for the discrete command format. Bits 1 through 5 are latched until a different discrete command is received. FIGURE 4-DISCRETE COMMAND FORMAT ### Bit 0, reset A high in bit 0 will cause the following: - The receiver buffer and register are cleared to the search mode including the receiver-buffer-loaded flag, the start-bit-detected flag, the full-bit-detected flag, and the overrun-error flag. The receiver buffer is not cleared and will contain the last character received. - The transmitter data output is set high (marking). The transmitter-buffer-empty flag is set high indicating that the transmitter buffer is ready to accept a character from the TMS 8080. - The interrupt register is cleared except for the bit corresponding to the transmitter buffer interrupt, which is set high. - 4) The interval timers are inhibited. A low in bit 0 causes no action. The reset function has no affect on the output port, the external inputs, interrupt acknowledge enable, the mask register, the rate register; the transmitter register, or the transmitter buffer. ### Bit 1, break A low in bit 1 causes the transmitter data output to be reset low (spacing) If bit 0 and bit 1 are both high, the reset function will override. ### Bit 2, interrupt 7 select Interrupt 7 may be generated either by a low to high transition of external input 7 or by interval timer 5. A high in bit 2 selects the interrupt 7 source to be the transition of external input 7. A low in bit 2 selects the interrupt 7 source to be interval timer 5. ### Bit 3, interrupt acknowledge enable The TMS 5501 decodes data bus (CPU status) bit 0 at SYNC of each machine cycle to determine if an interrupt acknowledge is being issued. A high in bit 3 enables the TMS 5501 to accept the interrupt acknowledge decode. A low in bit 3 causes the TMS 5501 to ignore the interrupt acknowledge decode. Bit 4 and bit 5 are used only during testing of the TMS 5501. For correct system operation both bits must be kept low. Bit 6 and bit 7 are not used and can assume any value. ### 2.2.6 Load rate register Addressing the load-rate-register function causes the TMS 5501 to load the rate register from the data bus and interpret the data bits (See Figure 5) as follows. 3 1200 baud 300 baud n 110 baud 150 baud | BIT(s) | baud | baud | |--------|------|------| | | | | H: One stop bit 6 9600 4800 ### FIGURE 5-DATA BUS ASSIGNMENTS FOR RATE COMMANDS 2400 baud ### Bits 0 through 6, rate select The rate select bits (bits 0 through 6) are mutually exclusive, i.e., only one bit may be high. A high in bits 0 through 6 will select the baud rate for both the transmitter and receiver circuitry as defined below and in Figure 5: Bit 0 110 baud Bit 1 150 baud Bit 2 300 baud Bit 3 1200 baud Bit 4 2400 baud Bit 5 4800 baud Bit 6 9600 baud If more than one bit is high, the highest rate indicated will result. If bits 0 through 6 are all low, both the receiver and the transmitter circuitry will be inhibited. ### Bit 7, stop bits Bit 7 determines whether one or two stop bits are to be used by both the transmitter and receiver circuitry. A high in bit 7 selects one stop bit. A low in bit 7 selects two stop bits. ### 2.2.7 Load transmitter buffer Addressing the load-transmitter-buffer function transfers the state of the data bus into the transmitter buffer. ### 2.2.8 Load output port Addressing the load-output-port function transfers the state of the data bus into the output port. The data is latched and remains on $\overline{XO0}$ through $\overline{XO7}$ as the complement of the data bus until new data is loaded. ### 2.2.9 Load mask register Addressing the load-mask-register function loads the contents of the data bus into the mask register. A high in data bus bit n enables interrupt n. A low inhibits the corresponding interrupt. ### 2.2.10 Load timer n Addressing the load-timer-n function loads the contents of the data bus into the appropriate interval timer. Time intervals of from 64 $\mu s$ (data bus = LLLLLLH) to 16,320 $\mu s$ (data bus HHHHHHHHH) are counted in 64- $\mu s$ , steps. When the count of interval timer n reaches 0, the bit in the interrupt register that corresponds to timer n is set and an interrupt is generated. Loading all lows causes an interrupt immediately. ### 3. TMS 5501 ELECTRICAL AND MECHANICAL SPECIFICATIONS ### 3.1 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\* | Supply voltage, VCC (see Note 1) | | | | | | | | | | | | | | | -0.3 V to 20 V | |-------------------------------------|-----|----|----|--|--|--|--|--|--|--|--|--|--|--|----------------| | Supply voltage, VDD (see Note 1 | | | | | | | | | | | | | | | -0.3 V to 20 V | | Supply voltage, VSS (see Note 1) | | | | | | | | | | | | | | | -0.3 V to 20 V | | All input and output voltages (see | Not | te | 1) | | | | | | | | | | | | -0.3 V to 20 V | | Continuous power dissipation | | | | | | | | | | | | | | | | | Operating free-air temperature rang | је | | | | | | | | | | | | | | . 0°C to 70°C | | Storage temperature range | | | | | | | | | | | | | | | -65°C to 150°C | <sup>&</sup>quot;Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 3.2 RECOMMENDED OPERATING CONDITIONS | | MIN | NOM | MAX | UNIT | |----------------------------------------------------------------------------------|--------------------|-----|--------------------|------| | Supply voltage, VBB | -4.75 | -5 | -5.25 | V | | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Supply voltage, V <sub>DD</sub> | 11.4 | 12 | 12.6 | V | | Supply voltage, VSS | | 0 | | ٧ | | High-level input voltage, VIH (all inputs except clocks) | 3.3 | | Vcc+1 | V | | High-level clock input voltage, V <sub>IH</sub> (φ) | V <sub>DD</sub> -1 | | V <sub>DD</sub> +1 | V | | Low-level input voltage, V <sub>IL</sub> (all inputs except clocks) (see Note 2) | -1 | | 0.8 | V | | Low-level clock input voltage, V <sub>IL(φ)</sub> (see Note 2) | -1 | | 0.6 | V | | Operating free-air temperature, TA | 0 | | 70 | °C | NOTE 2: The algebraic convention where the most negative limit is designated as minimum is used in this specification for logic voltage levels only. NOTE 1: Under absolute maximum ratings voltage values are with respect to the normally most negative supply voltage, VBB (substrate). Throughout the remainder of this data sheet, voltage values are with respect to VSS unless otherwise noted. ### 3.3 ELECTRICAL CHARACTERISTICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS (UNLESS OTHERWISE NOTED) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |----------------------|------------------------------------------------------|---------------------------------------------------------|-----|-------|------| | I <sub>1</sub> | Input current (any input except clocks and data bus) | V <sub>I</sub> = 0 V to V <sub>CC</sub> | | · 10 | μА | | 1 <sub>1(\phi)</sub> | Clock input current | V <sub>I(Φ)</sub> - 0 V to V <sub>DD</sub> | | · 10 | μА | | I(DB) | Input current, data bus | V <sub>I(DB)</sub> - 0 V to V <sub>CC</sub> , CE at 0 V | | - 100 | μА | | VOH | High-level output voltage | IOH 400 µA | 3.7 | | V | | VOL | Low level output voltage | I <sub>OL</sub> : 1.7 mA, | | 0.45 | V | | IBB(av) | Average supply current from VBB | | | 1 | | | ICC(av) | Average supply current from VCC | Operating at t <sub>C</sub> (φ) = 480 ns, | | 100 | mA | | DD(av) | Average supply current from VDD | TA = 25 C | | 40 | 1 | | C, | Capacitance, any input except clock | VCC = VDD = VSS = 0 V. | | 10 | | | C1(o) | Clock input capacitance | VBB = -4.75 to -5.25 V, 1 - 1 MHz, | | 75 | pF | | Co | Output capacitance | All other pins at 0 V | | 20 | 1 | ### 3.4 TIMING REQUIREMENTS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS (SEE FIGURES 5 AND 6) | | | MIN | MAX | UNIT | |---------------------|------------------------------------------------------------------------|-----|------|------| | tc(c) | Clock cycle time | 480 | 2000 | ns | | <sup>1</sup> r(a) | Clock rise time | 5 | 50 | ns | | tf(o) | Clock fall time | 5 | 50 | ns | | <sup>t</sup> w(φ1) | Pulse width, clock 1 high | 60 | | ns | | †w(⊕2) | Pulse width, clock 2 high | 200 | 300 | ns | | td(@1L-@2) | Delay time, clock 1 low to clock 2 | 0 | | ns | | ¹d(o2-o1) | Delay time, clock 2 to clock 1 | 70 | | ns | | ¹d(+1H-+2) | Delay time, clock 1 high to clock 2 (time between leading edges) | 130 | | ns | | tsu(ad) | Address setup time | 50 | | ns | | tsu(CE) | Chip-enable setup time | 50 | | ns | | (su(da) | Data setup time | 50 | | ns | | tsu(sync) | Sync setup time | 50 | | ns | | t <sub>su(XI)</sub> | External input setup time | 50 | | ns | | th(ad) | Address hold time | 0 | | ns | | th(CE) | Chip-enable hold time | 10 | | ns | | th(da) | Data hold time | 10 | | ns | | th(sync) | Sync hold time | 10 | | ns | | th(XI) | External input hold time | 40 | | ns | | tw(sens H) | Pulse width, sensor input high | 500 | | ns | | (w(sens L) | Pulse width, sensor input low | 500 | | ns | | td(sens-int) | Delay time, sensor to interrupt (time between leading edges) | | 2000 | ns | | td(rst-int) | Delay time, RST instruction to interrupt (time between trailing edges) | 1 | 500 | ns | ### 3.5 SWITCHING CHARACTERISTICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS (SEE FIGURES 6 AND 7) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |------|-----------------------------------------------------------|--------------------------|-----|-----|------| | tPZX | Data bus output enable time | C <sub>1</sub> = 100 pF, | | 200 | ns | | tPXZ | Data bus output disable time to high-impedance state | R <sub>1</sub> = 1.3 kΩ | | 180 | ns | | tPD | External data output propagation delay time from $\phi 2$ | ME - 1.5 KM | | 200 | ns | C<sub>L</sub> includes probe and jig capacitance ### LOAD CIRCUIT NOTE. For $\phi$ 1 or $\phi$ 2 inputs, high and low timing points are 90% and 10% of V $_{1H(\phi)}$ . All other timing points are the 50% level of the following poin FIGURE 6-READ CYCLE TIMING NOTE: For $\phi$ 1 and $\phi$ 2 inputs, high and low timing points are 90% and 10% of $V_{|H(\phi)|}$ . All other timing points are the 50% level, FIGURE 7-WRITE CYCLE TIMING NOTES: 1. The RST instruction occurs during the output data valid time of the read cycle 2. All timing points are 50% of V<sub>IH</sub>. FIGURE 8-SENSOR/INTERRUPT TIMING ### 3.6 TERMINAL ASSIGNMENTS | TMS 5501 | | | | | | | | | | | | |------------------|----|---------|--|--|--|--|--|--|--|--|--| | V <sub>BB</sub> | 1 | 40 XMT | | | | | | | | | | | Vcc <sup>≃</sup> | 2 | 39 XIO | | | | | | | | | | | V <sub>DD</sub> | 3 | 38 XII | | | | | | | | | | | Vss T | 4 | 37 XI 2 | | | | | | | | | | | RCV T | 5 | 36 XI3 | | | | | | | | | | | D7 🗍 | 6 | 35 XI 4 | | | | | | | | | | | D6 🗍 | 7 | 34 XI5 | | | | | | | | | | | D5 🗍 | 8 | 33 XI6 | | | | | | | | | | | D4 🗇 | 9 | 32 XI7 | | | | | | | | | | | D3 🗍 | 10 | 31 XO 7 | | | | | | | | | | | D2 🗍 | 11 | 30 XO 6 | | | | | | | | | | | D1 [ | 12 | 29 XO 5 | | | | | | | | | | | D0 [ | 13 | 28 XO 4 | | | | | | | | | | | A0 🗍 | 14 | 27 XO3 | | | | | | | | | | | A1 [ | 15 | 26 XO 2 | | | | | | | | | | | A2 [ | 16 | 25 XO 1 | | | | | | | | | | | A3 [] | 17 | 24 XO 0 | | | | | | | | | | | CE 🗒 | 18 | 23 INT | | | | | | | | | | | SYNC [ | 19 | 22 SENS | | | | | | | | | | | φ1 🗍 | 20 | 21 02 | | | | | | | | | | ### 3.7 MECHANICAL DATA # A0-PIN CERAMIC PACKAGE 2.020 MAX 2.020 MAX 2.020 MAX 3.150 : 0.030 0.010 NOM NOTES: A. The true-position pin spacing is 0.100 between centerlines. Each pin centerline is located within 0.010 of its true longitudinal position relative to pins 1 and 40. 8. All dimensions are in increase unless otherwise noted. ### TEXAS INSTRUMENTS ### THE T1990 PROTOTYPING SYSTEM TMS 9900 Microprocessor (Left) and TI 990/4 Microcomputer (Right) The TI 990 prototyping system provides for effective development of applications programs for users of the TMS 9900 microprocessor and Model 990/4 microcomputer. High performance and ease of operation, coupled with low cost, make the system ideal for development of software and firmwave modules to replace electro-mechanical devices, discrete logic or conventional integrated circuits. Housed in a compact tabletop cabinet, the basis of the prototyping system is the 990/4 computer on a board. The memory features include 16K bytes of read/write random access memory (RAM) for both the system and the user software storage, and 512 bytes of read only memory (ROM) which provides nondestructible storage of 733 ASR load software and 990/4 self-testing diagnostic software. The prototyping system includes a comprehensive programming panel, Silent 700° Model 733 ASR Twin Cassette Data Terminal, and power supply. An optional flexible PROM Programming Module provides users of the TMS 9900 and 990/4 the capability to implement their application software in nondestructible (erasable or permanent) programmable read only memory (EROM or PROM). The prototyping system memory can be expanded to a total of 64K bytes using a combination of dynamic RAM and EROM. An optional battery pack is available to prevent memory loss of dynamic RAM during removal of main power. A comprehensive software package, supplied with the prototyping system permits the user to generate, edit, assemble, and evaluate programs for the TMS 9900 and 990/4. The standard software includes a debug monitor, which combines a powerful interactive debugging facility with system support functions, and a keyboard command interpreter for full user control of the system. A cassette-based source editor operates under control of the debug monitor and provides a facility that enables the user to generate, edit, and save source programs. A unique one-pass assembler processes source input from cassettes and generates relocatable, linkable object modules. A link editor accepts object modules generated by the assembler (or 9900 cross-support systems) and loads them into memory as an executable program. The user may then execute the program directly or under the control of the debug monitor. With the debug monitor, the user can examine and modify parts of memory and registers, set multiple breakpoints and, if necessary, execute with a complete trace. ### THE T1990 PROTOTYPING SYSTEM A completed program may be saved on cassette for production of ROM masks or may be directly burned into PROM with the optional PROM programming unit. The prototyping system provides the flexibility required to support software development from concept through implementation. It is guitable as a standalone system or can be used in conjunction with a cross-support system available on time sharing networks. The prototyping system serves as a mechanism for development of software and firmware modules for the TMS 9900 microprocessor and the 990/4 microcomputer. ### **HARDWARE** - 990/4 microcomputer in an attractive tabletop enclosure. - Memory featuring: 16K bytes of dynamic RAM, 1024 bytes of ROM and 512 bytes of static RAM. - Read Only Memory (ROM) containing 733 ASR Loader and CPU self-testing capability. - Programmer panel to augment system control and monitoring. - System available with either a Model 733 ASR data terminal kit or with the Model 733 ASR interface only for users who currently have a 733 ASR with designated options. ### SOFTWARE - Debug monitor for full control of the prototyping system during program development. - One-pass assembler to convert source code stored on cassette to relocatable object. (Object is upward compatible with other 990 series assemblers). - Linking loader capable of loading absolute or relocatable object and performing required reference linkages. - Source editor to allow user modification of both source and object from cassette with resultant storage on cassette. - Trace routine to enable the user to monitor status of computer at completion of each instruction. - PROM programming/documentation facility to provide documentation for ROM mask generation or to communicate directly with the optional PROM programming unit. ### **OPTIONAL FEATURES** - Battery pack to prevent memory loss when power is off. - · Additional memory capacity to a total of 64K bytes RAM and PROM. - Optional external PROM programming unit capable of system-controlled programming and verification of the following TI PROMs: SN74S287, SN74S471, and SN74S472. Texas Instruments provides a full range of support for the TI 9900 computer family, including a nationwide sales and service network; full documentation; user training programs; lease and purchase plans; and applications assistance. Silent 700 Model 733 Electronic Data Terminal TI 990/4 Tabletop Model # LL221 MICROCOMPUTER/TMS 1000 DEVELOPMENT SYSTEM PRINTED CIRCUIT BOARD ### Description The LL221 printed circuit board is a micro computer system specifically designed for the Texas Instruments TMS1099 Microprocessor device. The system uses the TMS1099 as the Central Processor Unit (CPU), with TTL Programmable Read Only Memories (PROMs) for program store and output coding. An SN74S188 PROM converts the five data outputs from the CPU to eight output lines and either four SN74S471 PROMs (256 x 8) or two SN74S472 PROMs (512 x 8) are used to give 1024 words x 8 bits of program memory. Alternatively, the Texas Instruments ROMSYN ROM simulator system can be plugged into a socket on the board and be used as the program memory, thus simplifying program development. All system data inputs and outputs, including the thirteen steady state outputs, are TTL buffered and there is provision to either use the on-chip clock oscillator of the TMS1099 by connecting link 'L2', or alternatively to drive the system from an external clock source at TTL level, by connecting link L3 instead of L2, and replacing or shorting C1 with link L1. The system is on a single 168 x 158 mm (6.6" x 6.2") p.c.b. with a 60 way 2.54 mm (0.1") pitch gold plated edge connector. When fully populated with program memory, the system is identical in function and organisation with the Texas Instruments TMS1000 micro-computer device, and is extremely useful as a TMS1000 program development tool, as well as being a complete system in its own right. ### Operation The overall operation of the system is specified in the TMS1000 and TMS1099 data and programming literature. The SN74S188/288 PROM replaces the output Programmable Logic Array (PLA) of the TMS1000 and is addressed as shown in the TMS1099 data sheet. The outputs from this device are connected directly to the output pins of the system. The integrated circuits forming the program memory occupy positions IC14, IC13, IC12, IC11 on the p.c.b. Position IC14 has all the 'true' addresses supplied to it from the TMS1099 Page Address and Program Counter outputs, and hence the TI ROMSYM can be connected into this position. The addressing of these four device locations is shown in Table 1. # LL221 MICROCOMPUTER/TMS1000 DEVELOPMENT SYSTEM PRINTED CIRCUIT BOARD | TMS1099 | IC14 | IC13 | IC12 | IC11 | |---------|--------|----------------|--------|--------| | | | | | | | Output | Pin No | Pin No | Pin No | Pin No | | | | | | | | PA0 | 15 | 79 <b>9</b> th | 15 | _ | | PA0 | | 15 | - | 15 | | PA1 | 16 | 16 | - | wine | | PA1 | _ | - | 16 | 16 | | PA2 | 19 | 19 | 19 | 19 | | PA3 | 18 | 18 | 18 | 18 | | PC0 | 17 | 17 | 17 | 17 | | PC1 | 5 | 5 | 5 | 5 | | PC2 | 4 | 4 | 4 | 4 | | PC3 | 3 | 3 | 3 | 3 | | PC4 | 2 | 2 | 2 | 2 | | PC5 | 1 | 1 | 1 | 1 | The 1024 words $\times$ 8 bits of program memory can be made up of SN74S470/471 256 $\times$ 8 Proms in all four locations (IC11-14) or SN74S472/3 512 $\times$ 8 PROMs only in locations IC13 and IC14. It should be noted that care is required in programming these devices if changing from one type of PROM to the other, since address inputs F, G and H are not on corresponding pins. (See SN74S470/471 and SN74S472/473 data sheets). ### **Recommended Operating Conditions** | PARAMETER | MIN | NOM | MAX | UNITS | |--------------------|------|------|-------|-------| | Supply Voltage VDD | -9 | -10 | -12.5 | V | | Supply Voltage Vcc | +4.5 | +5.0 | +5.5 | V | # LL221 MICROCOMPUTER/TMS1000 DEVELOPMENT SYSTEM PRINTED CIRCUIT BOARD ### TYPICAL INPUT/OUTPUT CIRCUITS 'R' Output 'O' Data Output # LL221 MICROCOMPUTER/TMS1000 DEVELOPMENT SYSTEM PRINTED CIRCUIT BOARD **NOTE 1.** The data inputs are normally 'low' as in the case with the TMS1000 device. By using pull-up resistors to V<sub>CC</sub> of between 330 ohm and 820 ohm on the 'R' outputs, the latter can drive the data inputs directly. If a diode is included in this connection for scanning switch matrix applications, then the pull-up resistor should be between 330 ohm and 620 ohm. **NOTE 2.** For 'Power Up' initialisation of the system the 'test' input (edge connector pin 54) should be held at a logic high level for a minimum of six clock periods. ### **Edge Connector Pin Assignments** | DV<br>VCC<br>VCC<br>VCC<br>KA<br>KA<br>KA<br>KA<br>KA<br>KA<br>KA<br>KA<br>KA<br>KA<br>KA<br>KA<br>KA | R12<br>R10 | RR R R R R R R R R R R R R R R R R R R | R5<br>R3<br>R2 | F 08 | 000 000 000 000 000 000 000 000 000 00 | Clock<br>VCC | |-------------------------------------------------------------------------------------------------------|-------------|----------------------------------------|----------------|-------------|----------------------------------------|--------------| | | | | | | | | | 60 58 56 54 52 | 50 48 46 44 | 42 40 38 36 34 | 4 32 30 28 26 | 24 22 20 18 | 16 14 12 10 8 | 642 | The TI ROMSYM is a system specifically designed to simulate the function of ROMs and PROMs as program memory in microprocessor systems. However, it is equally suitable for use in many other applications. ### **Features** - 1k words x 8 bits memory available as standard. - · Can be ordered with 2k x 8 memory, or upgraded to this capacity. - 500ns access/cycle time, compatible with most microprocessor requirements. - Non volatile. Contains auto-operating back-up battery supply to protect program against mains failure. 192 hrs. min. storage for 8k bits. 96 hrs. min. storage for 16k bits. - Two methods of data entry. A comprehensive programmer's panel and a paper tape reader are incorporated, the latter with selectable tape format. - Once programmed the system is electrically identical to TTL ROM/PROM at interface connector. - Available for 110V 60Hz or 220V 50Hz nominal mains supplies. ### Panel Facilities ### Data Protection: The two key-operated switches situated at the top of the panel control the most critical functions. The left hand switch, labelled 'Battery', when turned to the 'off' position isolates the battery supply in the system. When turned to the 'of' position the battery is connected, and the system is then protected against mains supply failure, or accidental 'switch off'. When the mains supply is not present, no operations on the system are possible, but data is stored. The battery is automatically charged whenever the unit is functioning from the mains supply. The light emitting diode (l.e.d.) associated with this key switch flashes at an approximate rate of once per second providing the battery key switch is turned 'on' and the battery voltage is sufficient to maintain stored data in the memory. The right hand key switch labelled 'Write Enable' is a protection against accidentally writing data into the memory when a program is already stored. When in the 'Disable' position the 'Write' function of the memory cannot be operated. This includes data entry from the tape reader. Thus, once data is stored in the memory, and the two key switches are set to battery 'on' and Write 'Disable' with the keys removed, the data cannot be corrupted. This is true until such time as the battery charge is exhausted if the mains supply is not present. ### **Data Entry** The top row of toggle switches labelled 'Data Input Select' enable data to be set manually, or to be read from punched paper tape. The l.e.d. indicators below these switches show the data output from the memory. The numbering of the data bits (0 to 7) is arbitary, since the interface cable to the system can be wired to arrange 'bit significance' as required. However, it should be noted that the numbers correspond to the holes in the punched tape as shown below, according to the position of the 'Tape Reader' switch. The 'Manual Write' switch causes the data word set up on the data selector switches to be entered into the memory at the current address. This will operate providing: - The mains supply is present. - The 'Write Enable' key switch is at 'Enable'. - The address register has not been incremented to 'maximum count + 1'. (See 'addressing'). Note that if the 'Manual Write' switch is operated when a 'Data Input Select' switch is set to the centre 'Tape' position, the data entered into this bit is undefined To facilitate entering large amounts of data, a punched tape reader is incorporated in the ROMSYM. This simple device is hand-powered and self synchronising. The tape can be pulled through at any speed, but must not be allowed to reverse direction. The tape should have a blank leader section at least 1.5" in length with only sprocket holes punched in it. To enter data from a tape: - The mains supply must be switched on. - Insert blank leader of tape into reader, the correct way round as indicated on the reader. - Select tape format (4 bit or 8 bit). - Select correct memory capacity (1k or 2k). - Set 'Write Enable' switch to 'Enable'. - Set 'Data Input Select' switches to 'Tape'. - Reset Address register and load starting address. - -- Pull tape completely through the reader. ### Addressing The address register supplies the address to the memory devices which is displayed on the lower row of 11 l.e.d. indicators. It can be reset, loaded, or incremented by 1 in the binary sequence and has protection against any attempt to increment it beyond the maximum count state to prevent overwriting of data in low order locations. The maximum count length is controlled by the 'Memory Capacity' switch situated at the lower right of the panel, marked 1k/2k. These settings correspond to address register lengths of 1024 and 2048 states. If the system is only populated with 1k x 8 of memory, then the 'Memory Capacity' switch should always be set to 1k. If 2k x 8 of memory is fitted, then using the system with this switch in the 1k position will restrict all activities to a 1k x 8 section of memory. Setting the switch to 2k allows all the memory to be used, and in this state the l.e.d. indicator corresponding to address 10 becomes active. The 'Reset' position it causes the content of the address register to be set to all 'zero' (i.e. logic low). It also initialises the tape reader logic such that if the blank leader section of a tape is present in the reader the logic will detect the first relevant data bit on the tape, according to the position of the 'Tape Reader' switch, as it is pulled through the reader and enter that the subsequent data into the memory. This providing the previously described conditions for data entry have been met. The 'Reset' function also removes the 'lock up' condition which the system adopts if the address register has been incremented to maximum count +1, as previously described. Operating the 'Reset/Load' switch to the 'Load' position causes the address combination selected by the lower row of 11 toggle switches to be loaded into the address register. The 'Load' function also clears the address register overrun 'Lockout' condition, but does not initialise the tape reader logic. Thus if data is to be entered from paper tape into a sequence of address locations starting from a combination other than all 'zero', then the 'Reset/Load' switch is first used to 'Reset' the system, and then to 'Load' the starting address into the address register, after the blank leader section of the tape has been inserted into the reader. The switch marked 'Step', situated at the lower left of the panel, allows the content of the address register to be incremented by one state in the binary count sequence. The address bit numbering is in order of significance in this sequence, with bit 0 being the least significant. ### General notes about panel operation The l.e.d. indicators for both data and address are lit to indicate a logic 1 or 'high' state. The data indicators show the output data of the memory from the location shown on the address indicators. NOTE: For all panel operations, i.e. entering data, controlling the address register to examine the memory contents etc, the 'Write Enable' key switch must be in the 'Enable' position. The only exception is the 'Tape Reader' switch which must not be changed while the 'Write' function is enabled since it will cause erroneous data to be entered into the memory. ### Using the System as a Read Only Memory (R.O.M.) Having successfully entered data into the memory, and verified it if required, the system is made 'safe' by disabling the 'Write Enable' key switch. In this condition the only panel functions operative are the l.e.d. displays of data and address, and the system can now be accessed via the interface connector on the side of the case. Addresses can be supplied to the system via this connector and Data Output will be supplied to the connector by the memory from corresponding locations. The address inputs to the system each represent one normal 74 series transistor-transistor-logic (t.t.l.) load, and the data outputs are 3-state t.t.l. with fan out capability of 20 normal 74 series t.t.l. loads. A 'System Enable' $(\overline{SE})$ is also present at the interface connector, and this enables the 3-state output gates when driven to the 'low' state. This function allows the Data Outputs of the ROMSYM to be bus connected with those of other memory devices, or indeed with another ROMSYM. Also present at the interface connector are ground and 5V supply pins. This allows interface cables to be constructed with proper signal screening etc. and also containing active elements if necessary. A possible example of this is to have a ROM code converter device in the cable, converting the address sequence supplied by the main system, into a different sequence for the ROMSYM. This can be useful when using the ROMSYM with a device such as the TMS1099 SE-1 which generates addresses in a pseudo-random sequence. This technique would allow the pseudo-random sequence to be converted to a binary sequence, thus simplifying program loading and editing in the ROMSYM. ### Interface Connector Pins 1-25 inclusive are connected to 'ground' (OV). Pin No. 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 Function 0V A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 0V 5V \$\overline{\text{SE}}\$ OV D0 D1 D2 D3 D4 D5 D6 D7 0V **NOTE:** The 5V supply on pin 39 should only be used to provide 100mA maximum to external circuitry, and should not be connected to any external supply. # 38510/MACH IV High-Reliability Microelectronics Procurement Specifications MIL-STD-883 | CONTENTS | | |------------------------------|-------| | | PAGE | | SCOPE | 387 | | APPLICABLE DOCUMENTS | 387 | | GENERAL REQUIREMENTS | 389 | | QUALITY ASSURANCE PROVISIONS | 399 | | PREPARATION FOR DELIVERY | 410 | | NOTES | 411 | | | SCOPE | | | | | REVISIONS | | | |--------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------| | CLASSIFICATION<br>(MAJOR/MINOR) | DATE CODE EFFECTIVITY | LTR | DESCRIPTION | DATE | APPROVED | | Major | 7040 | Α | Incorporate MIL-M-38510 and Revision Notice 2 of MIL-STD-883 | 8/15/70 | Cur S. JAdo | | Major | 7239 | В | Incorporate Revision Notice 3 and 4 of MIL-STD-883 and Revision A of MIL-STD-38510 | 9/1/72 | | | Major | 7401 | С | Incorporate revised Level IV (SNH) processing with inclusion of recorded electrical data with delta requirements; incorporate technological criteria in Table III for precap of complex circuits. | 1/1/74 | the Port | | Minor | 7518 | D | Incorporate Revision A of MIL STD-883 and provisions for MOS LSI and CMOS devices | 4/15/75 | 25. 11 | | | | | | | RU | | | | | | | | | LESS OTHERWISE S MENSIONS ARE IN I LERANCES GLES: 1 LACE DECIMAL 1.0. EAPPRET DWG. IN CORDANCE WITH S SCRIBED IN MILST TERIAL: | TD. CONTROL | Les NA<br>Videa<br>Quest | TEXAS INSTANCE OF TEXAS INSTANCE OF THE CONTROL | RELIABIL | LAS, TEXAS | ### 38510/MACH IV PROGRAM ### 1.0 SCOPE 1.1 This specification establishes standards for materials, workmanship, performance capabilities, identification, and processing of high-reliability monolithic integrated circuits. ### 1.2 Intent The intent of this document is such as to recognize that quality and reliability are *built* into, not *tested* into, a product. There is no specification or screening procedure that can substitute for inherent, built-in reliability. However, it must be realized that irrespective of lot quality, there will always be some small percentage of devices that are subject to early failure (infant mortality). A well engineered screening procedure will eliminate most, if not all, of these early failures. Secondly, the screening and acceptance testing described herein will also serve to demonstrate, with a high degree of statistical confidence, that the required levels of quality and reliability have, in fact, been built into the product. ### 2.0 APPLICABLE DOCUMENTS 2.1 The following specifications and standards, of the issue in effect on the date of invitation for bids or request for proposal, form a part of this specification to the extent specified herein: ### 2.2 Specifications ### Military MIL-M-55565 Microcircuits, Packaging of MIL-M-38510 Microcircuits devices, general specification for ### 2.3 Standards ### Military MIL-STD-105 Sampling Procedures and Tables for Inspection by Attributes MIL-STD-883 Test Methods and Procedures for Microelectronics MIL-STD-790 Reliability Assurance Program for Electronic Parts Specification MIL-STD-1276 Leads, Weldable, for Electronic Components Parts MIL-STD-1313 Microelectronics Terms and Definitions ### **Detail Specifications** SNXXXX (Bipolar) Detail Specification for a Particular TMSXXXX (MOS LSI) Part Type (e.g., Manufacturer's Data Sheet) ### 2.4 Precedence of Documents For the purpose of interpretation, in case of any conflicts, the following order of precedence shall apply: a) Purchase Order —The purchase order shall have precedence over any referenced specification. b) Detail Specification —The detail specification shall have precedence over this specification and other referenced specifications. This Specification -- This specification shall have precedence over all referenced specifications. Referenced —Referenced Specifications shall apply Specifications to the extent specified herein. 2.5 Federal and/or military specifications and standards required shall be obtained from the usual government sources. ### 3.0 GENERAL REQUIREMENTS The individual item requirements shall be as specified herein and in accordance with the applicable detail specification. In the event of any conflict between the requirements of this specification and the detail specification, the latter shall govern. The static and dynamic electrical performance requirements of the integrated circuits plus absolute maximum ratings and test methods shall be as specified in the detail specifications. ### 3.1.1 Definitions | a) | LTPD | Lot Tolerance Percent Defective shall be as defined by MIL-M-38510. | |----|-------------------|-------------------------------------------------------------------------------------------| | b) | λ | Lambda, stated in percent per 1000 hours as defined by MIL-M-38510. | | c) | MRN | Minimum reject number as defined by MIL-M-38510. | | d) | Production<br>Lot | For the purpose of this specification, a production lot shall be defined per MIL-M-38510. | | e) | Inspection<br>Lot | An inspection lot shall be as defined in MIL-M-38510. | | f) | С | Acceptance number as defined by MIL-M-38510. | ### 3.1.2 Terms and Definitions Terms and definitions shall be as defined in MIL-STD-1313. ### 3.1.3 Classification of Requirements The requirements for the integrated circuits are classified herein as follows: | Requirement | Paragraph | |---------------------------------------------|-----------| | Process Conditioning, Testing and Screening | 3.2 | | Qualification | 3.3 | | Design and Construction | 3.4 | | Marking of Integrated Circuits | 3.5 | |------------------------------------------------|-----| | Product Assurance | 3.6 | | Workmanship | 3.7 | | Performance Capabilities | 3.8 | | Quality and Reliability Assurance Program Plan | 3.9 | ### 3.2 Process Conditioning, Testing and Screening Three levels of screening and quality assurance for integrated circuits are provided for in this specification. Process conditioning, testing and screening shall be as specified in 4.3 and the applicable figure for the appropriate quality assurance level stated on the purchase order and defined as follows: | COREMINGLEVE | PART NUMBER PREFIX | | | APPLICABLE | |-------------------------------|--------------------|------|------------|------------| | SCREENING LEVEL | BIPOLAR | CMOS | MOS LSI | FLOW CHART | | 38510/883 Class A (Level IV) | SNH | TFH | Not Avail. | Figure 4 | | 38510/883 Class B (Level III) | SNC | TFC | | Figure 3 | | 38510/883 Class B (Level III) | | | SMC | Figure 2 | | 38510/883 Class C (Level I) | SNM | TFM | Not Avail. | Figure 1 | ### 3.3 Qualification Vendor qualification for delivery of integrated circuits to this specification shall be as specified in paragraph 4.2. ### 3.4 Design and Construction Integrated circuit design and construction shall be in accordance with the requirements specified herein and in the applicable detail specification. ### 3.4.1 Topography Integrated circuits furnished under this specification shall have topography information available for review by procuring activity. The information made available shall provide sufficient data for thorough circuit design, application, performance, and failure analysis studies. ### 3.4.1.1 Monolithic Die Topography An enlarged photograph or drawing (to scale) with a minimum magnification of 80 times the die (chip) size showing the topography of elements formed on the silicon monolithic die shall be available for review. This shall be identified with the specific detail integrated circuit part-type in which it is used and the applicable detail specification. ### 3.4.1.2 Die Intraconnection Pattern An enlarged photograph or drawing (to scale) with a minimum magnification of 80 times the die (chip) size showing the specific intraconnection pattern utilized to intraconnect the elements in the circuit. This shall be in the same scale as the die topography 3.4.1.1 so that the elements utilized and those not being used can easily be determined. ### 3.4.2 Materials Materials shall be inherently non-nutrient to fungus and shall not blister, crack, outgas, soften, flow or exhibit other immediate or latent defects that adversely affect storage, operation or environmental capabilities of integrated circuits. ### 3.4.2.1 Material Selection Materials selected for use in the construction of the integrated circuits shall be chosen for maximum suitability for the application. This shall include consideration of the best balance for: - a) Electrical performance - b) Thermal compatibility and conductivity - Chemical stability including resistance to deleterious interactions with other materials - Metallurgical stability with respect to adjacent materials and change in crystal configuration - Maximum stability with regard to continued uniform performance through the specified environmental conditions and life. ### 3.4.2.2 Foreign Materials No lacquer, grease, paste, desiccant or other similar foreign encapsulant or coating material shall be included in the circuit enclosure nor applied to any part of the internal circuit assembly. ### 3.4.3 Mechanical ### 3.4.3.1 Case Each integrated circuit shall be securely mounted and hermetically sealed within a case designed and constructed to conform to the outline and physical dimensions shown in the detailed specification. ### 3.4.3.2 Interconnections Interconnections within the integrated circuit case shall be minimized and there shall be no wire crossovers. Circuit intraconnections by means of wire jumpers shall not be used. (See Note 6.2) ### 3.4.3.3 Leads Lead material, construction, and outline shall be as specified on the detail specification and shall be capable of meeting the solderability test of MIL-STD-883, Method 2003. (See note 6.4). ### 3.4.3.3.1 Lead Size Lead outline and dimensions shall be as specified in the detail specification. ### 3.4.3.3.2 Lead Surface Condition Leads shall be free of the following defects over their entire length when inspected under a minimum of 4X magnification: - a) Foreign materials adhering to the leads such as paint, film, deposits and dust. Where adherence of such foreign materials is in question, leads may be subjected to a clean, contaminant-free (e.g., oil, dust, etc.), filtered air stream (suction or expulsion) of 88 feet per second maximum, or a wash/rinse as necessary and reinspected. - Nicks, cuts, scratches or other surface defacing defects which expose the base metal. ### 3.4.3.3.3 Lead Straightness Leads shall be aligned within a 0.050-inch diameter, 0.050-inch length cylinder concentric to the point of lead emergence from the case and the X-axis (the axis parallel to the lead axis). Along the remaining lead length, there shall be no unspecified bend whose radius is less than 0.10 inch and no twist whose angle is greater than 30° (ribbon leads, only). ### 3.4.3.3.4 Preformed Leads Preformed leads, when specified, shall be in accordance with the detail specification. The part number of the integrated circuit shall remain as specified in the applicable detail specification or purchase order, the applicable suffix designation shall appear on the purchase order but shall not be marked on the device. ### 3.4.3.3.5 Carriers (Mech-Pak Carrier) Carrier-matrix assemblies consisting of individually mounted integrated circuits shall be furnished when so specified by purchase order. The individual carriers shall have provisions for use with automatic test equipment contacts. Devices supplied "clipped-out" of the Mech-Pak Carrier shall be supplied in the Barnes Carrier type 029-188 or equivalent. (Applicable to Flat Packs only.) ### 3.5 Marking of Integrated Circuits ### 3.5.1 Legibility All marking shall be permanent in nature and remain legible when subjected to specified operating, storage, and environmental requirements. All markings shall be insoluble in standard solvents such as trichlorethylene, water and xylene. ### 3.5.2 Marking Details Marking of the integrated circuits shall be located as follows unless otherwise specified in the detail specification: - a) TO-99, TO-100, and similar "can" cases shall be marked on the top of the case. Where space limitations exist, the side of the case may be used. - b) Flat Packs shall be marked on the top of the case. Where space limitation exists, the bottom of the package may be utilized as necessary. As a minimum the top of the package shall show the manufacturer's identification mark or symbol, the device part number, date code, and pin 1 orientation mark (where applicable). - c) Dual-in-line plug-in packages shall be marked in the same manner as flat packs. ### 3.5.3 Required Device Marking - Index point indicating the starting point for numbering of leads shall be as indicated in the detail specification. The indexing point may be a tab, color dot, or other suitable indicator. - b) Manufacturer's identification mark or symbol. - c) An alpha-numeric lot date code indicating the week of initial submission for screening or inspection. The date code shall be as follows: - EIA four-digit date code, the first two numbers shall be the last two digits of the year, the last two numbers shall indicate the calendar week. - 2) A Gothic letter which identifies separate lots of the same device type processed within the same calendar week. (If no more than one lot is processed through screening or inspection in a given calendar week, the Gothic letter may be omitted.) - d) Manufacturer's part number defining circuit type and applicable MIL-STD-883 screening level and MIL-M-38510 product assurance level as defined in paragraph 3.2. - e) Individual device serial number is required for Class A (SNH). - f) A dot to indicate acceptance by Radiographic inspection ### NOTE: When a color dot is used to identify pin one, the radiographic inspection acceptance dot shall be placed on the bottom of the package. g) Gothic letter per U.S. Customs code preceding data code identifies assembly location. ### 3.6 Product Assurance The manufacturer shall establish and maintain a reliability assurance program that complies with the basic intent of MIL-STD-790. Furthermore, it is intended that each integrated circuit delivered shall be free of any defect in design, material, manufacturing process, testing and handling, which would degrade or otherwise limit its performance when used within the specified limits. ### 3.6.1 Visual and Mechanical Examination Integrated circuits shall be examined to verify that material, design, construction, physical dimensions, marking and workmanship are in accordance with the specified acceptance criteria. ### 3.6.2 Test Equipment The manufacturer shall prepare and maintain a current list, by name and drawing number or other unique identification, of test equipment used in the manufacturing and testing of devices submitted for acceptance inspection under this specification. This list shall be made available to the procuring activity representative upon request. ### 3.6.3 Process Controls Each integrated circuit shall be constructed by manufacturing processes which are under the surveillance of the manufacturer's Quality Control department. The processes shall be monitored and controlled by use of statistical techniques in accordance with published specifications and procedures. The manufacturer shall prepare and maintain suitable documentation (such as quality control manuals, inspection instructions, control charts, etc.) covering all phases of incoming part and material inspection and in-process inspections required to assure that product quality meets the requirements of this specification. The procuring activity may verify, with the permission of and in the company of the manufacturer's designated representative, that suitable documentation exists and is being applied. Information designated as proprietary by the manufacturer will be made available to the procuring activity or its representative only with the written permission of the manufacturer. Process control is recognized as being vital to the concept of "built-in" quality. The process control program shall include a scanning electron microscope (SEM) monitor program for evaluating the metal integrity over oxide step and oxide step contour. The SEM analysis will be defined in a Quality & Reliability Assurance document. ### 3.6.4 Production Changes The manufacturer shall advise the procuring activity of the time at which any major change(s) in production or QC methods or documentation become effective during the period of device production for delivery against any given purchase order referencing this specification. ### 3.7 Workmanship Integrated circuits shall be manufactured and processed in a careful and workmanlike manner, in accordance with the production processes, workmanship instructions, inspection and test procedures, and training aids prepared by the manufacturer in fulfillment of the reliability assurance program established by paragraph 3.6. ### 3.7.1 Personnel Certification The manufacturer shall be responsible for training, testing and certification of personnel involved in producing integrated circuits. Training shall be commensurate and consistent with the requirements of this specification and in conformance to the basic intent of MIL-STD-790. Training aids in the form of satisfactory criteria shall be available for operator and inspector review at any time. ### 3.7.2 Personnel Evaluation The supplier shall maintain a continuous evaluation of the proficiency of personnel concerned with production and inspection. Retraining of an operator or inspector shall be required when this evaluation establishes that a degree of proficiency necessary to meet the requirements of this specification is not being exercised. ### 3.7.3 Rework provisions ### 3.7.3.1 Rework All rework on micorcircuits manufactured under this specification shall be accomplished in accordance with paragraph 3.7.1 of MIL-M-38510 as defined herein. ### 3.7.3.2 Rebonding Rebonding shall be in accordance with MIL-M-38510, as defined herein (see Note 6.5) ### 3.8 Performance Capabilities The integrated circuits delivered to this specification shall be designed to be capable of meeting the environmental requirements specified in Table II. The manufacturer need not perform these tests specifically for the contract or specification, but shall provide data which demonstrates the ability of the integrated circuits to pass the environmental tests. The data shall have been generated on devices from the same generic family as the circuits being supplied to this specification, and the package configuration shall be the same as for the delivered parts (i.e., Flat Pack, TO-100, etc.). ### 3.9 Quality and Reliability Assurance Program Plan The manufacturer shall establish and implement a Quality and Reliability Assurance Program Plan that meets the intent of MIL-M-38510, Appendix A. Submission of the program plan to the procuring activity shall not be a requirement of this specification; however, the program plan shall be maintained by the manufacturer and shall be available for review by the procuring activity. #### 4.0 QUALITY ASSURANCE PROVISIONS #### 4.1 Responsibility for Inspection Unless otherwise specified in the contract or purchase order, the manufacturer is responsible for the performance of all inspection requirements specified herein. Except as otherwise specified, the manufacturer may utilize his own facilities or any commercial laboratory acceptable to the procuring activity. The procuring activity may, at its discretion, perform any of the inspections set forth in the specification where such inspections are deemed necessary to assure supplies and services conform to prescribed requirements. #### 4.1.1 Inspection and Testing Procedures Coverage Inspection and testing processes and procedures prepared in fulfillment of the reliability assurance program established per paragraph 3.6 shall be prescribed by clear, complete and current instructions. These instructions shall assure inspection and test of materials, work in process and completed integrated circuits as required by this specification. In addition, criteria for approval and rejection of materials and integrated circuits shall be included. #### 4.1.2 Inspection at Point of Delivery The procuring activity may, at its discretion, reinspect any or all of the delivered parts excluding Group B and C destructive samples as defined by MIL-STD-883. All parts found to be defective, excluding devices exhibiting damage from use, may be returned to the manufacturer at the manufacturer's expense. #### 4.1.3 Inspection Records The manufacturer shall maintain a reliability data and records library. This library shall have on file, for review by the procuring activity, records of examination, qualification test results, variables data (when required) and all other pertinent data generated on devices manufactured to this specification. #### 4.1.4 Control of Procurement Sources The manufacturer shall be responsible for assuring that all supplies and services conform to this specification, the detail specification and the manufacturer's procurement requirements. #### 4.1.4.1 Manufacturer's Receiving Inspection Purchased supplies shall be subjected to inspection after receipt as necessary to ensure conformance to contract requirements. In selecting sampling plans, consideration shall be given to the controls exercised by the procurement source and evidence of sustained quality conformance. - 4.1.4.2 The manufacturer shall provide procedures for withholding from use all incoming supplies pending completion of required tests or receipt of necessary certification or test records and their evaluation. - 4.1.4.3 The manufacturer shall initiate corrective action with the procurement source depending upon the nature and frequency of receipt of nonconforming supplies. - 4.1.5 Procuring Activity Quality Assurance Representative The procuring activity, may, at its discretion, place quality assurance representatives in the manufacturer's plant as deemed necessary to assure conformance to contract requirements in any non-proprietary phase of design, fabrication, processing, inspection, and testing of the integrated circuits being produced. The manufacturer shall provide reasonable facilities and assistance for the safety and convenience of such presonnel in the performance of their duties. Inspection and test procedures shall be made available for review by the quality assurance representative. - 4.2 Qualification and Quality Conformance Inspection - 4.2.1 Qualification Manufacturer's specific device qualification shall be based on compliance with the quality conformance test per Table III for MOS LSI devices. Qualification for other technologies shall be per Table 1 except that the testing will be to one LTPD level tighter than as defined in Table B-I of MIL-M-38510. - 4.2.1.2 Procedures and Definitions - 4.2.1.2.1 Sampling Procedure Device selection for the qualification procedure of 4.2.1 shall be based on a random sampling technique and will be selected from a generic family. #### 4.2.1.2.2 Generic Family Electrically and structurally similar devices shall be said to comprise a generic family (e.g., TTL) if they meet the following criteria: - Are designed with the same basic circuit-element configuration such as TTL, TTL Schottky, DTL, CMOS, MOS metal-gate, or MOS silicon-gate, and differ only in the number or complexity of specified circuits which they contain. Generic family for linear circuits is defined by circuit function (e.g. op amp, comparator, etc.) - Are designed for the same supply, bias and signal voltage, and for input/output capability with each other under an established set of loading rules. - c) Are enclosed in housings (packages) of the same basic construction (e.g., hermetically sealed flat packages, dual-in-line ceramic, dual-inline plastic) and outline, differing only in the number of active housing terminals included and/or utilized. #### 4.2.2 Quality Conformance Inspection Quality conformance inspection group B and C requirements are per Tables I and II, Table II shall apply to MOS LSI and Table I to other technologies. - When specifically called out and funded on the purchase order or contract, the manufacturer shall perform the quality conformance inspections (Group B and/or Group C) on a lot-by-lot basis. - b) The manufacturer shall, upon request, make available for review generic quality conformance inspection and data. Data on Group B shall be by package type, number of pins, and assembly location for all subgroups. Data on Group C, subgroups 1, 2, and 3, shall be by package type, number of pins, and assembly location. Subgroups 4 and 5 by chip generic family in hermetic packages. #### 4.2.2.1 Lot Acceptance Sampling Statistical sampling for quality conformance inspections shall be in accordance with MIL-M-38510 Table B-I. Group B samples, except bond strength samples, shall be selected from sublots that have successfully completed all of the 100% processing steps specified on the applicable process flow chart. #### 4.2.2.2 Resubmission of Failed Lots When any lot submitted for quality conformance inspection fails any subgroup requirement, it may be resubmitted a maximum of one time for that particular subgroup. One additional submission is permitted, provided an analysis is performed to determine the failure mechanism for each reject device in the subgroup, and that it is determined that the failures are due to one of the following: a) Testing error resulting in electrical damage to devices - b) A defect that can effectively be removed by rescreening the lot - Random defects which do not reflect poor basic device designs or poor workmanship. #### 4.2.2.3 Early Shipments When quality conformance inspection is being performed for a specific contract or purchase order, the accepted Group A devices that are awaiting shipment pending successful completion of Group B and/or Group C, shall be stored in the Quality Assurance test area. Under no circumstances shall such parts be shipped prior to the successful completion of the Group B tests. #### 4.2.2.4 Groups B and C Test Data All lot-by-lot data generated by Group B and/or Group C testing when specifically called out and funded on the purchase order, shall accompany the initial shipment of devices. This data shall consist, at a minimum, of the following: - Attributes data for Group B. Endpoints for the subgroups are visual per the applicable MIL-STD-883 test method. - b) Attributes data for Group C subgroups 1, 2, 4 and 5. Endpoints for these subgroups shall be per Table I and II. #### 4.2.2.5 Precedure in Case of Test Equipment Failure or Operator Error Where an integrated circuit is believed to have failed as a result of faulty test equipment or operator error, the failure shall be entered in the test record which shall be retained for review along with a complete explanation verifying why the failure is believed to be invalid. If it is determined that the failure is invalid, a replacement integrated circuit from the same inspection lot may be added to the sample. The replacement integrated circuit shall be subjected to all those tests to which the discarded integrated circuit was submitted prior to its failure, and any remaining specified test to which the discarded integrated circuit was not subjected prior to its failure. #### 4.3 Quality Assurance Processing, Methods and Procedures This section establishes the test methods and conditions to be used for the 100% processing (screening) requirements specified by the applicable process flow chart. #### 4.3.1 Precap Visual Inspection Each microcircuit shall be required to pass the appropriate precap visual inspection defined as follows. Precap Lot Acceptance shall be per paragraph 4.6. - 4.3.1.1 38510 Class C (Level I) and 38510 Class (Level III) devices shall be visually inspected in accordance with MIL-STD-883, Method 2010, Condition B. - 4.3.1.2 38510A (Level IV) devices (designated for NASA type applications) shall be visually inspected in accordance with MIL-STD-883, Method 2010, Condition A. (See notes 6.1.1.1 and 6.1.1.2). - 4.3.1.3 Complex MSI and LSI circuits as defined in MIL-STD-883, Method 5004, paragraph 3.3 may be precap inspected per MIL-STD-883, Method 5004, paragraph 3.3.1 for 38510 Class B (Level III) and paragraph 3.3.2 for 38510 Class C (Level II). #### 4.3.2 Stabilization Bake The purpose of this test is to determine the effect on microelectronic devices of baking at elevated temperatures without electrical stress applied. Test shall be performed in accordance with MIL-STD-883, Method 1008, Condition C. #### 4.3.3 Thermal Shock The purpose of this test is to determine the resistance of the device to sudden exposure to extreme changes in temperature. Test shall be performed in accordance with MIL-STD-883, Method 1011.1, Condition A. #### 4.3.4 Temperature Cycle This test is conducted for the purpose of determining the resistance of a part to exposures to extremes of high and low temperatures, and to the effect of alternate exposures to these extremes, such as would be experienced when equipment or parts are transferred to and from heated shelters in arctic areas. Test shall be performed in accordance with MIL-STD-883, Method 1010, Condition C, minimum of 10 cycles. For MSI and LSI complex devices as defined in MIL-STD-883, Method 5004, paragraph 3.3, 50 cycles may be used in lieu of alternate pre-cap visual inspection criteria. #### 4.3.5 Mechanical Shock The shock test is intended to determine the suitability of the devices for use in electronic equipment which may be subjected to moderately severe shocks as a result of suddenly applied forces or abrupt changes in motion produced by rough handling, transportation, or field operation. Test shall be performed in accordance with MIL-STD-883. Method 2002. Condition B, five blows minimum. #### 4.3.6 Centrifuge (Constant Acceleration) The centrifuge test is used to determine the effects on microelectronics devices of a centrifugal force. This test is designed to indicate structural and mechanical weaknesses not necessarily detected in shock and vibration tests. Test shall be performed in accordance with MIL-STD-883, Method 2002, Condition E for devices having less than 20 pins and Condition D for those having more than 20 pins. #### 4.3.7 Fine Leak Test Each integrated circuit for 38510 Class C (Level I), 38510 Class B (Level III), and 38510 Class A (Level IV) screens shall be subject to a fine leak test in accordance with paragraph 4.3.7.1 or 4.3.7.2. The method shall be optional providing it is consistent with and capable of detecting the specified leak rate of the applicable process flow chart. #### 4.3.7.1 Helium Leak Test Helium leak test shall be performed in accordance with MIL-STD-883, Method 1014, Condition A. #### 4.3.7.2 Radiflo Leak Test Radiflo leak test shall be performed in accordance with MIL-STD-883, Method 1014, Condition B. Krypton 85 bomb pressure and dwell time are a function of the radioactivity level and shall be selected so as to conform to the equations given in Condition B. #### 4.3.8 Gross-Leak Test Each integrated circuit for 38510 Class C (Level I), 38510 Class B, (Level III) and 38510 Class A (Level IV) screens shall be subjected to the appropriate gross-leak test of paragraph 4.3.8.1 or 4.3.8.2, or an approved equivalent. The manufacturer may, at his option, perform gross-leak testing after the Set I Electrical Tests of paragraph 4.3.9. - 4.3.8.1 When specifically called out and funded on the purchase order or contract, units will be bombed 2 hours minimum at 30 psig in FC-78, or equivalent. Units will then be immersed in FC-40 or equivalent at +125°C ±5°C for 30 seconds minimum and observed for for a definite stream of bubbles, more than two large bubbles, or an attached bubble that grows in size, per MIL-STD-883, Method 1014, Condition C2. - 4.3.8.2 Units will be immersed in FC-40 or equivalent at +25°C ± 5°C for 30 seconds minimum and observed for a definite stream of bubbles, more than two large bubbles or an attached bubble that grows in size, per MIL-STD-883, Method 1015, Condition C1.. #### 4.3.9 Final Electrical Test (Set I) Each integrated circuit shall be required to pass the electrical requirements of the data sheet. The manufacturer shall also perform such additional testing necessary to assure the parts will meet the temperature extreme limits. MOS LSI memory devices will be 100% dc and ac tested both at 25°C and at high temperature. When specifically called out and funded on the purchase order or contract, the manufacturer shall perform subgroups 2, 3, and 4 of paragraph 4.4 in accordance with Method 5004 of MIL-STD-883. #### 4,3.10 Burn-In The burn-in screen is performed for the purpose of eliminating marginal devices and early-life failures evidenced as time and stress dependent. Test shall be in accordance with MIL-STD-883, Method 1015, Condition A, D, or E at 125 ± 5°C for digital circuits and Conditions A, B, C, or D for linear circuits. 38510 Class B (Level III) MSI and LSI complex devices, as defined in MIL-STD-883, paragraph 3.3.1, may receive a 240-hour-minimum burn-in in lieu of alternate precap visual inspection criteria per MIL-STD-883, Method 5004, paragraph 3.3.1. #### 4.3.11 Final Electrical Test (Set II) Each 38510 Class A (Level IV) integrated circuit shall be required to pass the electrical requirements of the detail specifications. The following tests shall be performed as a minimum: dc parameters at maximum and minimum rated temperatures, and switching parameters at 25°C. In addition, each bipolar device shall have critical 25°C dc electrical parameters read and recorded by serial number and shall pass the following delta requirements: | PARAMETER | DELTA LIMIT | |-----------|-------------------------------------| | VOL | ±10% of detail specification limit | | Voн | ± 10% of detail specification limit | | Iιι | ± 10% of detail specification limit | | liu | ± 10% of detail specification limit | CMOS recorded parameters and delta limits will be defined by the manufacturer as required. One copy of the pre-burn in and post-burn-in recorded data with delta calculations shall be shipped with each lot. Data will not be available for the metal flat pack (T). See MIL-M-38510, Class S. The manufacturer may, when deemed necessary, elect to perform additional electrical testing over and above the requirements stated herein. #### 4.3.12 Radiographic Inspection (X-ray) Test shall be performed in accordance with MIL-STD-883, Method 2012. X-ray may be performed at any point after serialization at the manufacturer's option. (see note 6.3). #### 4.3.13 External Visual Inspection The purpose of this examination is to verify that materials, construction, marking, and general workmanship are as specified. Examination shall be in accordance with MIL-STD-883. Method 2009. #### 4.3.14 Voltage Stress Selected n-channel MOS LSI devices will be voltage stressed for 40 hours minimum at 25°C min per MIL-STD-883 Method 10155, Condition D. #### 4.4 Group A Conformance Group A conformance shall consist of the electrical parameters in the manufacturer's data sheet. If an inspection lot is made up of a collection of sublots, each sublot shall conform to Group A, as specified. | SUBGROUP | 18510C | LTPD<br>LEVEL II | (%)<br>LEVEL III<br>38510B | LEVEL IV<br>38510A | |------------------------------------|--------|------------------|----------------------------|--------------------| | Subgroup 1<br>25° C, dc | 5 | 7 | 5 | 5 | | Subgroup 2<br>High Temperature, dc | 10 | 10 | 7 | 5 | | Subgroup 3<br>Low Temperature, dc | 10 | 10 | 7 | 5 | | Subgroup 4 | 10 | 10 | 7 | 5 | Dynamic and Switching Tests @ 25°C NOTE: Functional tests included in dc tests. #### 4.5 Certification The manufacturer shall include a certificate of compliance with each shipment of parts if requested on the purchase order. This certificate shall indicate that all specified tests and requirements of this specification have been made or met, and that the lot of devices (identified by lot and/or batch number) is acceptable. The certificate shall bear the name and signature of the manufacturer's Quality Control representative, the date of acceptance or signifig, and any pertinent notes as applicable. #### 4.6 Precap Lot Acceptance After each precap inspection the lot of devices shall be sampled by quality control and inspected for the specified visual criteria. TABLE I QUALITY CONFORMANCE TEST (GROUP B/GROUP C) | TEST | MIL-STD-883<br>METHOD | CONDITIONS | LEVEL IV<br>38510A | LTPD<br>LEVEL III<br>38510B | LEVEL I<br>38510C | | |----------------------------|-----------------------|------------------------------|--------------------|-----------------------------|-------------------|--| | Subgroup 12 | | | 36510A | 303108 | 303100 | | | Physical Dimensions | 2016 | | 19 | 15 | 20 | | | Subgroup 2 <sup>2</sup> | | | , , | ., | 1 | | | Marking Permanency | 2015 | | | | | | | Visual and Mechanical | 2014 | | | | | | | Bond Strength <sup>1</sup> | 2011 | Condition C or D | 10 | 15 | 20 | | | _ | | 2 grams for Au bonds | | | | | | | | 1.5 grams for Al bonds | | | | | | Subgroup 3 <sup>2</sup> | | | | | | | | Solderability | 2003 | Omit Aging | 10 | 15 | 15 | | | Subgroup 42 | | 3 3 | | | | | | Lead Fatigue | 2004 | Conditions B <sub>2</sub> | | | | | | Fine Leak | 1014 | Conditions A or B, per | | | | | | | | para. 4.3.7 of this spec. | | | | | | Gross Leak | 1014 | Condition C, per para. 4.3.8 | | | | | | | | of this spec. | 10 | 15 | 15 | | | | | GROUP C | | | | | | Subgroup 1 | | GHOOF C | | | | | | Thermal Shock | 1011 | Condition B | 1 1 | | | | | Temp, Cycle | 1010 | Condition C | | | | | | Moisture Resistance | 1004 | Omit Initial Cond. | 1 | | | | | Fine Leak | 1014 | Conditions A or B, per | | | | | | | | para 4.3,7 herein | | | | | | Gross Leak | 1014 | Condition C, per para. 4.3.8 | ] ] | | | | | | | herein | 10 | 15 | 15 | | | Electrical End Points | 5005 | Subgroups 1, 2, 3, and 7 | " | 15 | 15 | | | Subgroup 2 | | | | | | | | Mechanical Shock | 2002 | Condition B | | | | | | Vibration Variable Freq. | 2007 | Condition A | | | | | | Constant Acceleration | 2001 | Condition E <sup>3</sup> | | | | | | Fine Leak | 1014 | Conditions A or B, per | | | | | | 2001 | | para. 4.3.7 herein | | | | | | Gross Leak | 1014 | Condition C, per para. 4.3.8 | | | | | | | 1017 | herein | 10 | 15 | 15 | | | Electrical End Points | 5005 | Subgroups 1, 2, 3, and 7 | " | 15 | 19 | | | Subgroup 3 | | | | | | | | Salt Atmosphere | 1009 | Condition A Omit Initial | | | | | | zz | | Conditioning | 10 | 15 | 15 | | | Subgroup 4 | | | " | ,3 | 13 | | | High Temp Storage | 1008 | 150°C, 1000 Hrs. | | | | | | Electrical End Points | 5005 | Subgroups 1, 2, 3, and 7 | 7 | 7 | 7 | | | Subgroup 6 | **** | | 1 ' 1 | ′ | , | | | Operating Life Test | 1005 | 125°C, 1000 Hrs. Minimum | 1 1 | ] | | | | | | | | | | | Bond strength test may be performed on samples randomly selected immediately following internal visual prior to sealing. Visual and/or hermetic end points; hence, electrical or visual rejects may be used. Reference MIL-STD-883, Method 5005.2, para. 3.4. <sup>3.</sup> Condition D for packages with 20 pins or more. Condition E for packages with less than 20 pins. # TABLE II QUALITY CONFORMANCE TEST MOS LSI CIRCUIT | TEST | MIL-STD-883<br>METHOD | CONDITIONS | LTPD | |-----------------------|-----------------------|-------------------------------------------------|------| | Subgroup 1 | | | | | Temperature Cycle | 1001 | Condition C | | | Constant Acceleration | 2001 | Condition D <sup>1</sup> , Y <sub>1</sub> Plane | | | Electrical End Points | 5005 | Subgroup 1 | 15 | | Subgroup 2 | | | | | Operating Life | 1005 | Condition D, 500 Hrs. Minimum | | | Electrical End Points | 5005 | Subgroup 1 | 10 | <sup>1.</sup> Condition D for packages with 20 pins or more. Condition E for packages with less than 20 pins. # TABLE III MANUFACTURERS QUALIFICATION PROCEDURE MOS LSI CIRCUITS | TEST | TEST MIL-STD-883 CONDITIONS METHOD | | LTPD | |--------------------------|------------------------------------|----------------------------|-------------| | Subgroup 11 | | | | | Physical Dimensions | 2016 | | 15 | | Visual and Mechanical | 2014 | | | | Subgroup 21 | | | | | Solderability | 2003 | Omit Aging | 15 | | Subgroup 3 <sup>2</sup> | | | | | Thermal Shock | 1011 | Condition B | | | Temperature Cycling | 1010 | Condition C | | | Moisture Resistance | 1004 | Omit Initial Conditioning | | | Electrical End Points | 5005 | Subgroup 1 | 15 | | Subgroup 4 <sup>2</sup> | | | | | Mechanical Shock | 2002 | Condition B | | | Vibration Variable Freq. | 2007 | Condition A | | | Constant Acceleration | 2001 | Condition E <sup>3</sup> | | | Electrical End Points | 5005 | Subgroup 1 | 15 | | Subgroup 51 | | | | | Lead Fatigue | 2004 | Condition B2 | | | Fine Leak | 1014 | Condition A or B Per Para. | | | | | 4.3.7 Herein | | | Gross Leak | 1014 | Condition C2 Per Para. | 15 | | | | 4.3.7 Herein | | | Subgroup 61 | | | | | Salt Atmosphere | 1009 | Condition A, Omit | 15 | | | | Initial Conditioning | | | Subgroup 72 | | | | | Storage Life | 1008 | 150°C, 1000 Hrs. Minimum | | | Electrical End Points | 5005 | Subgroup 1 | 7 | | Subgroup 82 | | | | | Operating LIfe | 1005 | 85°C, 1000 Hrs. Minimum | | | Electrical End Points | 5005 | Subgroup 1 | 10 | | Subgroup 91 | | | | | | | | 10 devices | | Dd Co | 2014 | Condition B. D. | not greater | | Bond Strength | 2011 | Condition B, D | than 1% | | | | | defective | | | | | | <sup>1.</sup> Visual and/or hermetic end points; hence, electrical rejects may be used. Reference MIL-STD-883, Method 5005.2, Para. 3.4. <sup>2.</sup> Electrical end points only. <sup>3.</sup> Condition D for packages with 20 pins or more, Condition E for packages with less than 20 pins. # 7 #### 5.0 PREPARATION FOR DELIVERY #### 5.1 Final Visual Shipping Inspection Each lot of microcircuits and its associated documentation shall be sampled by Quality Control and visually inspected for the following: - a) Scratched, nicked or bent leads - b) Damaged header (packages) - c) All test data specified in section 4.0 - d) Certificate of Compliance as specified in section 4.0 - All other pertinent documentation required and specified by this specification. #### 5.2 Packing Requirements Parts shall be packed in containers of the type, size, and kind commonly used which will ensure acceptance by common carriers and safe delivery at the destination and in accordance with MIL-M-55565, Level C, bulk pack. The containers shall be clearly marked with manufacturer's name or symbol. #### 5.3 Preservation and Package Identification The package shall be marked with the following: The country of origin if other than U.S.A. Procuring activity parts number Purchase order number Material nomenclature Quantity Lot number Date code This information shall appear on the label or shall be directly marked on each container. Method is optional. #### 6.0 NOTES 6.1 Precap Visual Method 2010 The following criteria may be in conflict with the circuit design topology and construction techniques of some microcircuit manufacturers. Where such a conflict does exist, the inspection criteria listed herein may be waived. (Reference paragraph 3.0 of MIL-STD-883, Method 2010). - 6.1.1 Preseat Visual Inspection, Test Condition B [38510 Class B (Level III) and 38510 Class C (Level I)]. - 6.1.1.1 Paragraph 3.2: a 20-PSI minimum blow-off prior to seal will be performed to meet the intent of a controlled environment. - 6.1.1.2 For titanium-tungsten, gold, titanium-tungsten multilayered systems, the underlying metal is defined as the bottom titanium tungsten and the top layer is defined as gold. #### 6.2 Interconnections Circuit interconnections (metallization pattern) shall be designed so that no properly fabricated connection shall experience a current density greater than 5 X 10<sup>5</sup> amperes/cm<sup>2</sup>, including allowances for worst-case conductor composition, normal production tolerances on design dimensions, and nominal thickness at critical areas such as contact windows. #### 6.3 X-Ray Method 2012 Paragraph 3.9.2.2a(2) and (3) delete and replace with: "Cause for rejection shall be a single void in the bar attachment material opening two adjacent sides and exceeding 50% of the length of one side and 100% of the length of the other side." #### 6.4 Salt Atmosphere Test, Method 1009 Where package design considerations necessitate (such as 0.75-inch tip-to-tip metal flat packs), there may be a conformal coating applied prior to the salt atmosphere test. #### 6.5 Rebonding Attempts to bond where only impressions have been made in the metal and where the bond did not make a physical attachment to the pad or post shall not be considered evidence of rebonding. # JAN MIL-M-38510 Integrated Circuits The MIL-M-38510 JAN Program implemented by Texas Instruments provides a standardized qualification and specification system for high-reliability military applications. The program covers a wide range of monolithic integrated circuits including digital and linear device types in both dual-in-line and flat pack configurations. For device types not yet covered by MIL-M-38510 JAN slash sheets or for cost-effectivity and improved availability, the Texas Instruments 38510/MACH IV Program is recommended. It includes all the significant and practical controls, lot acceptances, and screenings included in the MIL-M-38510 JAN Program and is available at approximately one-third of the cost. The 38510/MACH IV Program includes a controlled procurement document encompassing general specifications MIL-M-38510A and MIL-STD-883A dated 15 November 1974. Revision D of the TI 38510/MACH IV specification is included in Tab Section 7 of this book. The TI 38510/MACH IV Program also offers an aid to specification writing by providing a cost-effective 38510 and 883 base document, whereby special device program specifications may be written invoking any additional testing options unique to a specific program. The TI 38510/MACH IV specification is organized and written per MILSTD-100 to allow its use as a program specification by merely adding the user's company name and drawing number, as well as any required additions or deletions necessary to meet the specific program goals. Table I provides a convenient cross-reference from the JAN part numbers to the corresponding standard catalog part numbers. The cross reference from the catalog numbers to the JAN slash sheet numbers is provided in Table II. The complete JAN part number with the tables of class, case, and lead finish codes is given in Table III, along with a cross reference to the TI 38510/MACH IV part number. A table of standard TI cases and lead finishes is also provided to assist in specifying the proper JAN part number. It is imperative that the proper case and lead finish shown in the table be specified on the parts list and procurement documentation. The specific package for each device is determined by referring to the proper data sheet. The following figure defines the reliability classes of MIL-M-38510 JAN and TI 38510/MACH IV ICs, and the intended areas of application. MIL-M-38510 recommends that for original equipment complements, the device class appropriate to the need be used, while Class B is recommended for spare parts for logistic support. | RECOMMENDED USE | TYPICAL<br>SYSTEM APPLICATIONS | MIL-STD-883<br>MIL-M-38510<br>CLASS | 38510/MACH IV<br>LEVEL | |-------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------|------------------------| | Where repair or replacement<br>is readily accomplished and<br>"down time" is not critical | Prototype, noncritical support or ground systems | Class C | I (SNM) | | Where repair or replacement is difficult or impossible and reliability is vital | Avionics and tactical missile systems | Class B | III (SNC) | | Where repair or replacement is difficult or impossible and reliability is imperative | Critical avionics, space<br>and strategic missile<br>systems | Class A/S | IV (SNH) | Wide acceptance of TI 38510/MACH IV Class B "SNC" level devices has made possible improved availability thru distributor and factory stocking programs. The following military documents (see Note 1) establish the processing, quality, and reliability assurance requirements for JAN integrated circuits. The detail requirements of each individual JAN device are specified in the slash sheets. MIL-M-38510/XXX, Microcircuits, Digital, TTL, . . . , . , Monolithic Silicon (Slash Sheets) MIL-M-38510A, Microcircuits, General Specification for MIL-STD-883A, Test Methods and Procedures for Microelectronics QPL-38510, Qualified Products List for MIL-M-38510 NOTE 1: Copies of these documents may be requested from the Naval Pulbications and Forms Center, 5801 Tabor Avenue, Philadelphia, Pa. 19120. | TABLE I. JAN INTEGRATED CIRCUITS AND CIRCUIT-TYPE CROSS-REFERENCE | | | | | | | | | |-------------------------------------------------------------------|----------------|------------------|----------------------|-----------------|------------------|------------------|-----------------------------------|--| | JAN | СКТ | l JAN | скт І | JAN | CKT | l JAN | СКТ | | | /NO. | TYPE | /NO. | TYPE | /NO. | TYPE | /NO. | TYPE | | | 00101 | 5430 | 01401 | 54150 | 04001 | 54H50 | 07501† | 54\$86 | | | 00102 | 5420 | 01402 | 9312‡ | 04002 | 54H51 | 075021 | 54S135 | | | 00103 | 5410 | 01403 | 54153 | 04003 | 54H53 | 07601† | 545194 | | | 00104 | 5400<br>5404 | 01404<br>01405 | 9309 | 04004 | 54H54 | 07602† | 54S195 | | | 00105<br>00106 | 5404<br>5412 | 01405 | 54157<br>54151 | 04005<br>04101 | 54H55<br>54L51 | 07701†<br>07702† | 54S138<br>54S139 | | | 00107 | 5401 | 01501 | 5475 | 04102 | 54L54 | 07703† | 54S280 | | | 00108 | 5405 | 01502 | 5477 | 04103 | 54L55 | 078011 | 54S181 | | | 00109 | 5403 | 01503 | 54116 | 04104◆ | 54L54 | 07802† | 54S182 | | | 00201 | 5472 | 01504 | 9314‡ | 04201 | 54L121 | 079011 | 54S151 | | | 00202 | 5473 | 01601 | 5408 | 04202 | 54L122 | 079021 | <b>54S</b> 153 | | | 00203 | 54107 | 01602 | 5409 | 05001 | 4011A | 07903† | 54S157 | | | 00204<br>00205 | 5476<br>5474 | 01701<br>01702 | 54174<br>54175 | 05002<br>05003 | 4012A<br>4023A | 07904†<br>07905† | 54S158<br>54S251 | | | 00206 | 5470 | 01702t | 54173 | 05101 | 4013A | 07906† | 54S257 | | | 00207 | 54791 | 01801† | 54170 | 05102 | 4027A | 07907t | 54S258 | | | 00301 | 5440 | 01901t | 54180 | 05201 | 4000A | 08001† | 54S11 | | | 00302 | 5437 | 02001 | 54L30 | 05202 | 4001A | 08002† | 54S15 | | | 00303 | 5438 | 02002 | 54L20 | 05203 | 4002A | 081011 | 54\$140 | | | 00401 | 5402 | 02003 | 54L10 | 05204 | 4025A | 08201† | 54S85 | | | 00402 | 5423 | 02004 | 54L00 | 05301 | 4007A | 10101 | 52741 | | | 00403<br>00404 | 5425<br>5427 | 02005<br>02006 | 54L04<br>54L01/54L03 | 05302<br>05303 | 4019A<br>4030A | 10102<br>10103 | 527 <b>4</b> 7<br>52101A | | | 00501 | 5450 | 02101 | 54L71 | 05401 | 4008A | 10103 | 52101A<br>52108A | | | 00502 | 5451 | 02102 | 54L72 | 05501 | 4009A | 10105† | LH2101A | | | 00503 | 5453 | 02103 | 54L73 | 05502 | 4010A | 101061 | LH2108A | | | 00504 | 5454 | 02104 | 54L78 | 05503 | 4049A | 10201 | 52723 | | | 00601 | 5482 | 02105 | 54L74 | 05504 | 4050A | 102021 | 52104 | | | 00602 | 5483 | 02201 | 54H72 | 05601 | 4017A | 10203† | 52105 | | | 00603 | 9304‡<br>5486 | 02202 | 54H73<br>54H74 | 05602 | 4018A | 10301 | 52710 | | | 00701<br>00801 | 5486<br>5406 | 02203<br>02204 | 54H76 | 05603<br>05604 | 4020A<br>4022A | 10302<br>10303 | 52711<br>52106 | | | 00802 | 5416 | 02205 | 54H101 | 05605 | 4024A | 10303 | 52111 | | | 00803 | 5407 | 02206 | 54H103 | 05701 | 4006A | 10401 | 55107 | | | 00804 | 5417 | 02301 | 54H30 | 05702 | 4014A | 10402 | 55108 | | | 00805 | 5426 | 02302 | 54H20 | 05703 | 4015A | 10403 | 55114 | | | 00901 | 5495 | 02303 | 54H10 | 05704 | 4021A | 10404 | 55115 | | | 00902<br>00903 | 5496<br>54164 | 02304<br>02305 | 54H00<br>54H04 | 05705<br>05706† | 4031A<br>4035A | 10405<br>10406† | 55113<br>7831 | | | 00903 | 54165 | 02306 | 54H01 | 057071 | 4034A | 10501† | 52733 | | | 00905 | 54194 | 02307 | 54H22 | 05801† | 4016A | 10601 | LM102± | | | 00906 | 54195 | 02401 | 54H40 | 06001 | 105011 | 10602 | 52110 | | | 00907† | 9300‡ | 02501 | 54L90 | 06002 | 10502‡ | 10701 | 52109 | | | 00908† | 9328 | 02502 | 54L93 | 06003 | 10505‡ | 108011 | 3018A | | | 00909† | 54198<br>54166 | 02503t<br>02504t | 54L193<br>93L10 | 06004<br>06005 | 10506‡ | 10802† | 3045<br>5485 | | | 00910†<br>01001 | 5442 | 025041 | 93116 | 06005 | 10507‡<br>10509‡ | 15001<br>15101 | 5485<br>5413 | | | 01001 | 5443 | 02601 | 54L86 | 061011 | 10531‡ | 15102 | 5414 | | | 01003 | 5444 | 02701 | 54L02 | 061021 | 10631‡ | 15103 | 54132 | | | 01004 | 5445 | 02801 | 54L95 | 06103t | 10576‡ | 15201† | 54154 | | | 01005 | 54145 | 02802 | 54L164 | 061041 | 10535‡ | 15202† | 54155 | | | 01006 | 5446 | 02803 | 93L28‡ | 07001 | 54800 | 15203† | 54156 | | | 01007<br>01008 | 5447<br>5448 | 02804<br>02805 | 93L00<br>76L70 | 07002<br>07003 | 54\$03<br>54\$04 | 15204†<br>15205† | 8250<br>8251 | | | 01008 | 5448<br>5449 | 02806 | 54L91 | 07003 | 54504<br>54S05 | 152051 | 8251<br>8252 | | | 01101 | 54181 | 02901 | 54L42 | 07005 | 54S10 | 15301† | 54125 | | | 01102 | 54182 | 02902 | 54L43 | 07006 | 54820 | 15302† | 54126 | | | 01201 | 54121 | 02903 | 54L44 | 07007 | 54822 | 15501† | 54H08 | | | 01202 | 54122 | 02904 | 54L46 | 07008 | 54830 | 155021 | 54H11 | | | 01203 | 54123 | 02905 | 54L47 | 07009 | 545133 | 15601† | 54147 | | | 01301 | 5492 | 02906 | 76L42A | 07010 | 54\$134 | 15602† | 54148 | | | 01302 | 5493 | 03001 | 15930<br>15935 | 07101 | 54874 | 158011 | 9321 | | | 01303<br>01304 | 54160<br>54163 | 03002<br>03003 | 15935 | 07102<br>07103 | 54S112<br>54S113 | 15802†<br>15803† | 9301 | | | 01304 | 54163<br>54162 | 03003 | 15946 | 07103 | 54S113 | 158031 | 9311<br>9317 | | | 01306 | 54161 | 03005 | 15962 | 07105 | 545174 | 20101 | 54186 (PROM 512) | | | 01307 | 5490 | 03101 | 15932 | 07106 | 548175 | 20102 | MCM5304‡ | | | 01308 | 54192 | 03102 | 15944 | 07201 | 54\$40 | 20103t | IM5603A | | | 01309 | 54193 | 03103 | 15957 | 07301 | 54802 | 20201† | 54S387 (PROM 1024) | | | 01310† | 54196 | 03104 | 15958 | 07401 | 54851 | 202021 | IM5623 | | | 01311†<br>01312† | 54197<br>54177 | 03105<br>03501 | 15933<br>MH0026 | 07402<br>07403 | 54S64<br>54S65 | 23001†<br>23002† | 5531 (256 RAM)<br>93410 (256 RAM) | | | 013121 | 34177 | 1 03501 | WITI 0020 | 07403 | 34305 | 1 23002T | 33410 (230 NAM) | | NOTE: Only the basic JAN and SN numbers are shown. Complete the numbers as shown in Table III. †Sisah sheets not released as of date of this publication. †Not recommended for new designs. • Class S only. | JAN | CKT | JAN | CKT | JAN | CKT | JAN | CKT | |--------|------------------|--------|---------|--------|---------|--------|---------| | /NO. | TYPE | /NO. | TYPE | /NO. | TYPE | /NO. | TYPE | | 235011 | TMS4060 (4K RAM) | 30109† | 54LS109 | 30701† | 54LS138 | 312021 | 54LS283 | | 235021 | TMS4050 (4K RAM) | 30201† | 54LS40 | 30702† | 54LS139 | 31301† | 54LS13 | | 300011 | 54LS00 | 30202† | 54LS37 | 30703† | 54LS42 | 313021 | 54LS14 | | 30002† | 54LS03 | 30203† | 54LS38 | 30704† | 54LS47 | 31303t | 54LS132 | | 30003† | 54LS04 | 30301† | 54LS02 | 30801† | 54LS181 | 31401† | 54LS123 | | 300041 | 54L\$05 | 30302† | 54LS27 | 30901† | 54LS151 | 31402† | 54LS221 | | 30005† | 54LS10 | 30303† | 54LS266 | 30902† | 54LS153 | 31501† | 54LS90 | | 30006† | 54LS12 | 30401† | 54LS51 | 30903† | 54LS157 | 31502† | 54LS93 | | 30007† | 54LS20 | 30402† | 54LS54 | 309041 | 54LS158 | 31503† | 54LS160 | | 30008† | 54LS22 | 30501† | 54LS32 | 30905† | 54LS251 | 31504† | 54LS161 | | 30009† | 54LS30 | 30502† | 54LS86 | 30906† | 54LS257 | 31505† | 54LS168 | | 301011 | 54L\$73 | 30601† | 54LS194 | 30907† | 54LS258 | 31506† | 54LS169 | | 301021 | 54LS74 | 30602† | 54LS195 | 30908† | 54LS253 | 31507† | 54LS192 | | 30103† | 54LS112 | 30603† | 54LS95 | 31001† | 54LS11 | 31508† | 54LS193 | | 30104† | 54LS113 | 30604† | 54LS96 | 31002† | 54LS15 | 31601† | 54LS75 | | 30105t | 54LS114 | 306051 | 54LS164 | 31003† | 54LS21 | 31602† | 54LS279 | | 30106t | 54LS174 | 30606† | 54LS298 | 31004† | 54LS08 | 31701† | 54LS124 | | 30107† | 54LS175 | 30607t | 54LS395 | 31101† | 54LS85 | 31702† | 54LS324 | | 30108† | 54LS107 | 306081 | 54LS670 | 31201† | 54LS83A | 31801† | 54LS261 | #### TABLE II. CIRCUIT-TYPE AND JAN INTEGRATED CIRCUITS CROSS-REFERENCE | CKT | JAN | CKT | JAN | CKT | JAN | CKT | JAN | |----------------|----------------|----------------|----------------|-------------------|------------------|----------------|------------------| | TYPE | /NO. | TYPE | /NO. | TYPE | /NO. | TYPE | /NO. | | LH2101A | 10105† | 4016A | 05801† | 54H72 | 02201 | 54LS114 | 30105† | | LH2108A | 10106† | 4017A | 05601 | 54H73 | 02202 | 54LS123 | 31401† | | LM102 | 10601 | 4018A | 05602 | 54H74 | 02203 | 54LS124 | 31701† | | MCM5304± | 201.02 | 4019A | 05302 | 54H76 | 02204 | 54LS132 | 31303† | | MH0026 | 03501 | 4020A | 05603 | 54H101 | 02205 | 54LS138 | 30701† | | TMS4050 | 23502 (4K RAM) | 4021A | 05704 | 54H103 | 02206 | 54LS139 | 30702† | | TMS4060 | 23501 (4K RAM) | 4022A | 05604 | 54LS00 | 30001† | 54LS151 | 30901† | | 1M5600 | 20103 | 4023A | 05003 | 54LS02 | 30301† | 54LS153 | 309021 | | 1M5603A | 20103t | 4024A | 05605 | 54LS03 | 30002† | 54LS157 | 30903† | | 1M5623 | 20202† | 4025A | 05204 | 54LS04 | 30003t | 54LS158 | 30904† | | 10501± | 06001 | 4027A | 05102 | 54LS05 | 30004† | 54LS160 | 31503t | | 10502 | 06002 | 4030A | 05303 | 54LS08 | 31004† | 54LS161 | 315041 | | 10505± | 06003 | 4031A | 05705 | 54LS10 | 30005† | 54LS164 | 306051 | | 10506± | 06004 | 4034A | 057061 | 54LS11 | 31001† | 54LS168 | 315051 | | 10507± | 06005 | 4035A | 05707t | 54LS12 | 300061 | 54LS169 | 315061 | | 10509± | 06006 | 4049A | 05503 | 54LS13 | 31301† | 54LS174 | 301061 | | 10531± | 06101† | 4050A | 05504 | 54LS14 | 31302† | 54LS175 | 30107† | | 10535‡ | 061041 | 52101A | 10103 | 54LS15 | 310021 | 54LS181 | 30801† | | 10576‡ | 06103† | 52104 | 10202† | 54LS20 | 30007† | 54LS192 | 31507† | | 10631± | 061021 | 52105 | 10203† | 54LS21 | 31003t | 54LS193 | 31508† | | 15930 | 03001 | 52106 | 10303 | 54LS22 | 31008† | 54LS194 | 30601† | | 15932 | 03101 | 52108A | 10104 | 54LS27 | 30302† | 54LS195 | 306021 | | 15933 | 03105 | 52100 | 10701 | 54LS30 | 30009† | 54LS221 | 31402t | | 15935 | 03002 | 52110 | 10602 | 54LS32 | 30501† | 54LS251 | 30905† | | 15936 | 03002 | 52111 | 10304 | 54LS37 | 30202† | 54LS253 | 30908† | | 15944 | 03102 | 52710 | 10304 | 54LS38 | 30203† | 54LS257 | 30906t | | 15946 | 03004 | 52711 | 10301 | 54LS40 | 30201† | 54LS258 | 309071 | | 15957 | 03103 | 52723 | 10201 | 54LS42 | 30703† | 54LS261 | 318011 | | 15958 | 03104 | 52733 | 10501† | 54LS47 | 307041 | 54LS266 | 303031 | | 15962 | 03005 | 52741 | 10101 | 54LS51 | 30401† | 54LS279 | 31602t | | 3018A | 10801† | 54H00 | 02304 | 54LS54 | 30402† | 54LS283 | 31202† | | 3045 | 10802† | 54H01 | 02304 | 54LS73 | 30101† | 54LS298 | 306061 | | 4000A | 05201 | 54H04 | 02305 | 54LS74 | 30102† | 54LS324 | 31702t | | 4001A | 05201 | 54H08 | 15501† | 54LS75 | 31601† | 54LS395 | 30607† | | 4001A<br>4002A | 05202 | 54H10 | 02303 | 54LS83A | 312011 | 54LS670 | 306071<br>30608† | | 4002A<br>4006A | 05701 | 54H11 | 15502† | 54LS85 | 311011 | 54L00 | 02004 | | 4007A | 05301 | 54H20 | 02302 | 54LS86 | 30502† | 54L00 | 02004 | | 4007A<br>4008A | 05401 | 54H20<br>54H22 | 02302 | 54LS90 | 31501† | 54L01 | 02701 | | 4009A | 05501 | | 02307 | 54LS93 | 31502† | 54L02 | 02006 | | 4010A | 05502 | 54H30<br>54H40 | 02301 | 54LS95 | 30603t | 54L04 | 02005 | | 4011A | 05001 | 54H40<br>54H50 | 04001 | 54LS95<br>54LS96 | 30604† | 54L04<br>54L10 | 02003 | | 4011A<br>4012A | 05001 | 54H50<br>54H51 | 04001 | 54LS96<br>54LS107 | 30604T<br>30108† | 54L10<br>54L20 | 02003 | | 4012A<br>4013A | 05101 | | | | | 54L20<br>54L30 | 02002 | | 4013A<br>4014A | 05702 | 54H53 | 04003<br>04004 | 54LS109 | 30109†<br>30103† | 54L30<br>54L42 | 02901 | | 4014A<br>4015A | 05702 | 54H54 | 04004 | 54LS112 | 30103T<br>30104† | 54L42<br>54L43 | 02901 | | HUIDA | 03703 | 54H55 | 04005 | 54LS113 | 301041 | 04L43 | 02902 | NOTE: Only the basic JAN and SN numbers are shown. Complete the numbers as shown in Table III. $^{\dagger}$ Slash sheets not released as of date of this publication. $^{\ddagger}$ Not recommended for new designs. | TABLE II. CIRCUIT-TYPE AND JAN INTEGRATED CIRCUITS CROSS-REFERENCE | | | | | | | | | |--------------------------------------------------------------------|--------------|-------------|-----------------|--------------|-------------|-------------|------------------|--| | CKT<br>TYPE | JAN<br>/NO. | CKT<br>Type | JAN<br>/NO. | CKT | JAN<br>/NO. | CKT<br>TYPE | JAN<br>/NO. | | | 54L44 | 02903 | 545140 | 081011 | 5447 | 01007 | 54164 | 00903 | | | 54L46 | 02904 | 545151 | 079011 | 5448 | 01008 | 54165 | 00904 | | | 54L47 | 02905 | 545153 | 079021 | 5449 | 01009 | 54166 | 009101 | | | 54L51 | 04101 | 54S157 | 079031 | 5450 | 00501 | 54173 | 01703t | | | 54L54 | 04102, 04104 | 54\$158 | 07904† | 5451 | 00502 | 54174 | 01701 | | | 54L55 | 04103 | 545174 | 07105 | 5453 | 00503 | 54175 | 01702 | | | 54L71 | 02101 | 545175 | 07106 | 5454 | 00504 | 53177 | 013121 | | | 54L72 | 02102 | 545181 | 078011 | 5470 | 00206 | 54180 | 01901† | | | 54L73 | 02103 | 545182 | 078021 | 5472 | 00201 | 54181 | 01101 | | | 54L74 | 02105 | 54S194 | 07601† | 5473 | 00202 | 54182 | 01102 | | | 54L78 | 02104 | 545195 | 07602t | 5474 | 00205 | 54186 | 20101 | | | 54L86 | 02601 | 545251 | 079051 | 5475 | 01501 | 54192 | 01308 | | | 54L90 | 02501 | 54\$257 | 0 <b>790</b> 6† | 5476 | 00204 | 54193 | 01309 | | | 54L91 | 02806◆ | 545258 | 07907† | 5477 | 01502 | 54194 | 00905 | | | 54L93 | 02502 | 54\$280 | 07703t | 5479± | 00207 | 54195 | 00906 | | | 54L95 | 02801 | 54\$387 | 20201† | 5482 | 00601 | 54196 | 01310 | | | 54L121 | 04201 | 5400 | 00104 | <b>548</b> 3 | 00602 | 54197 | 01311† | | | 54L 122 | 04202 | 5401 | 00107 | 5485 | 15001 | 54198 | 00909† | | | 54L164 | 02802 | 5402 | 00401 | 5486 | 00701 | 5531 | 23001† (256 RAM) | | | 54L193 | 025031 | 5403 | 00109 | 5490 | 01307 | 55107 | 10401 | | | 54800 | 07001 | 5404 | 00105 | 5492 | 01301 | 55108 | 10402 | | | 54802 | 07301† | 5405 | 00108 | 5493 | 01302 | 55113 | 10405 | | | <b>54</b> S03 | 07002 | 5406 | 00801 | 5495 | 00901 | 55114 | 10403 | | | 54804 | 07003 | 5407 | 00803 | 5496 | 00902 | 55115 | 10404 | | | <b>54S</b> 05 | 07004 | 5408 | 01601 | 54107 | 00203 | 76L42A | 02906 | | | 54S10 | 07005 | 5409 | 01602 | 54116 | 01503 | 76L70 | 02805 | | | 5 <b>4</b> S11 | 08001† | 5410 | 00103 | 54121 | 01201 | 7831 | 10406† | | | <b>54S</b> 15 | 08002† | 5412 | 00106 | 54122 | 01202 | 8250 | 15204† | | | <b>54S</b> 20 | 07006 | 5413 | 15101 | 54123 | 01203 | 8251 | 15205† | | | 54522 | 07007 | 5414 | 15102 | 54125 | 15301† | 8252 | 15206† | | | 54\$30 | 07008 | 5416 | 00802 | 54126 | 15302† | 93L00 | 02804 | | | 54540 | 07201 | 5417 | 00804 | 54132 | 15103 | 93L10 | 025041 | | | 54551 | 07401 | 5420 | 00102 | 54145 | 01005 | 93L16 | 02505† | | | 54564 | 07402 | 5423 | 00402 | 54147 | 15601† | 93L28‡ | 02803 | | | <b>54S</b> 65 | 07403 | 5425 | 00403 | 54148 | 15602† | 9300‡ | 00907† | | | 5 <b>4</b> S74 | 07101 | 5426 | 00805 | 54150 | 01401 | 9301‡ | 15802t | | | <b>54S8</b> 5 | 08201 | 5427 | 00404 | 54151 | 01406† | 9304‡ | 00603 | | | <b>54S86</b> | 07501† | 5430 | 00101 | 54153 | 01403 | 9308 | 01503 | | | 54S112 | 07102 | 5437 | 00302 | 54154 | 15201† | 9309 | 01404 | | | 545113 | 07103 | 5438 | 00303 | 54155 | 15202† | 9311 | 158031 | | | 545114 | 07104 | 5440 | 00301 | 54156 | 15203† | 9312‡ | 01402 | | | <b>54</b> \$133 | 07009 | 5442 | 01001 | 54157 | 01405 | 9314‡ | 01504 | | | 545134 | 07010 | 5443 | 01002 | 54160 | 01303 | 9317 | 158041 | | | 54\$135 | 07502t | 5444 | 01003 | 54161 | 01306 | 9322 | 01405 | | | 54\$138 | 07701† | 5445 | 01004 | 54162 | 01305 | 9328 | 00908 | | | 54S139 | 07702t | 5446 | 01006 | 54163 | 01304 | 93410 | 23002 (266 RAM) | | NOTE: Only the basic JAN and SN numbers are shown. Complete the numbers as shown in Table III. <sup>†</sup>Slash sheets not released as of date of this publication, <sup>&</sup>lt;sup>‡</sup>Not recommended for new designs. lacktriangleClass S only. TABLE III. TI JAN AND 38510/MACH IV INTEGRATED CIRCUITS LEAD FINISH C $<sup>^\</sup>dagger$ Prefix designation for Class B 38510/MACH-IV for CMOS is "TFC" and for MOS LSI is "SMC". <sup>‡</sup>Unassigned. <sup>\*</sup>Per MIL-M-0038510B.